## **FEATURES** - Compliant with ISO 11898-2:2024 and SAE J2284-1 to SAE J2284-5 - ➤ AEC-Q100 qualified - Very low power consumption in Standby and Sleep modes - ➤ Support the remote wake-up of standard CAN wakeup frame, compatible with ISO 11898-2:2024 standard of selective wake-up frame remote wake-up. - ➤ Wake-up source recognition - ➤ ±12V receiver common mode input voltage (SIT1145AQ); ±30V receiver common mode input voltage (SIT1145AQ/1) - ➤ VIO input allows for 3.3V or 5V MCU - > Driver (TXD) dominant timeout function - Undervoltage detection on pins VBAT, VCC and VIO - Timing guaranteed for data rates up to 5Mbit/s in the CAN FD fast phase - Sleep mode INH output pin with power disable function - ➤ -40°C to 150°C junction temperature range with over temperature protection - ➤ The typical loop delay from TXD to RXD is less than 100ns - Low ElectroMagnetic Emissions (EME) - > Unpowered nodes don't interfere with the bus - Autonomous bus biasing - Available in SOP14 and leadless DFN4.5×3.0-14 packages ### PRODUCT APPEARANCE Fig 1 Provide environmentally friendly lead-free package ### DESCRIPTION The SIT1145AQ is an interface chip applied between CAN protocol controller and physical bus, supports 5Mbps Flexible Data-Rate, and has the capability of differential signal transmission between bus and CAN protocol controller. The SIT1145AQ features very low power consumption in Standby and Sleep modes and supports ISO 11898-2:2024 compliant CAN Partial Networking by means of a selective wake-up function. Partial Networking function has been embedded into the SIT1145AQ/FD. This function is called "FD-passive", which can ignore CAN FD frames while waiting for a valid wake-up frame in Sleep/Standby mode. This additional feature of partial networking is the perfect fit for networks that support both CAN FD and standard CAN 2.0 communications. It allows normal CAN controllers that do not need to communicate CAN FD messages to remain in partial networking Sleep/Standby mode during CAN FD communication without generating bus errors. The SIT1145AQ is suitable for use in 12V and 24V system. The SIT1145AQ supports ±58V BUS protection function and SIT1145AQ/1 supports ±70V BUS protection function. The SIT1145AQ uses advanced power management to adjust the power supply of the entire node and supports local and remote wake up functions. The I/O levels are automatically adjusted to the I/O levels of the controller, allowing the SIT1145AQ to interface directly with 3.3V to 5V microcontrollers. An SPI interface is provided for transceiver control and status information retrieval. The bus connections are truly floating when power is off. ## PIN CONFIGURATION ### PINNING INFORMATION | Pin | Symbol | Description | | |-----|--------|----------------------------------------------------------|--| | 1 | TXD | transmit data input | | | 2 | GND | ground | | | 3 | VCC | 5V CAN transceiver supply voltage | | | 4 | RXD | receive data output; reads out data from the bus lines | | | 5 | VIO | supply voltage for I/O level adaptor | | | 6 | SDO | SPI data output | | | 7 | INH | inhibit output for switching external voltage regulators | | | 8 | SCK | SPI clock input | | | 9 | WAKE | local wake-up input | | | 10 | BAT | batter supply voltage | | | 11 | SDI | SPI data input | | | 12 | CANL | LOW-level CAN bus line | | | 13 | CANH | HIGH-level CAN bus line | | | 14 | SCSN | SPI chip select input | | NOTE: The exposed pad of the DFN4.5×3.0-14 package is internal connected to the GND pin of the chip. For enhanced thermal performance, the exposed pad of the DFN4.5×3.0-14 package could be soldered to board ground. # **BLOCK DIAGRAM** $(1) \ SIT1145AQT/FD, SIT1145AQTK/FD, SIT1145AQT/1/FD \ and \ SIT1145AQTK/1/FD \ only.$ Fig 2 Block diagram # RECOMMENDED WORK STATUS | Parameter | Symbol | Value | Unit | |---------------------------------------------------------------|--------------------------|----------|----------------------| | Battery supply voltage | $ m V_{BAT}$ | 5.5~40 | V | | Battery supply voltage (SIT1145AQ/1) | $ m V_{BAT}$ | 4.5~40 | V | | Supply voltage | $V_{CC}$ | 4.5~5.5 | V | | Supply voltage on pin VIO | $ m V_{IO}$ | 2.85~5.5 | V | | Supply voltage on pin<br>VIO (SIT1145AQ/1) | $ m V_{IO}$ | 2.8~5.5 | V | | Power-off detection threshold voltage | $V_{\text{th(det)poff}}$ | 4.2~4.7 | V | | Power-off detection<br>threshold voltage<br>(SIT1145AQ/1) | $V_{\text{th(det)poff}}$ | 2.8~3.3 | V | | Undervoltage detection voltage on pin VCC | $V_{uvd(\mathrm{VCC})}$ | 4.0~4.5 | V | | Undervoltage detection voltage on pin VIO | $V_{uvd(\mathrm{VIO})}$ | 2.5~2.85 | V | | Undervoltage detection<br>voltage on pin VIO<br>(SIT1145AQ/1) | $V_{\rm uvd(VIO)}$ | 2.3~2.8 | V | | Voltage on pin CANH | $ m V_{CANH}$ | -58~58 | V | | Voltage on pin CANH<br>(SIT1145AQ/1) | $ m V_{CANH}$ | -70~70 | V | | Voltage on pin CANL | $V_{CANL}$ | -58~58 | V | | Voltage on pin CANL<br>(SIT1145AQ/1) | $ m V_{CANL}$ | -70~70 | V | | Operating temperature | $T_A$ | -40~125 | $^{\circ}\mathrm{C}$ | ### LIMITING VALUES | Parameter | Symbol | Value | Unit | |--------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------|------| | Battery supply voltage | $V_{\mathrm{BAT}}$ | -0.2~+40 | V | | Supply voltage | $V_{CC}, V_{IO}$ | -0.2~+6 | V | | Voltage on pin WAKE,<br>INH | V <sub>WAKE</sub> , W <sub>INH</sub> | -0.2~+40 | V | | Voltage on pin WAKE,<br>INH (SIT1145AQ/1) | V <sub>WAKE</sub> , W <sub>INH</sub> | -18~+40 | V | | MCU side port voltage | $\begin{aligned} &V_{TXD}, V_{RXD}, V_{SDI}, V_{SDO}, \\ &V_{SCK}, V_{SCSN} \end{aligned}$ | -0.2~+6 | V | | Bus side input voltage | V <sub>CANH</sub> , V <sub>CANL</sub> | -58~+58 | V | | Bus side input voltage (SIT1145AQ/1) | V <sub>CANH</sub> , V <sub>CANL</sub> | <b>-</b> 70∼+70 | V | | Bus differential breakdown voltage | V <sub>(CANH-CANL)</sub> | -40~+40 | V | | Bus differential<br>breakdown voltage<br>(SIT1145AQ/1) | V <sub>(CANH-CANL)</sub> | -70~+70 | V | | Storage temperature | T <sub>stg</sub> | -55~150 | °C | The maximum limit parameters mean that exceeding these values may cause irreversible damage to the device. Under these conditions, it is not conducive to the normal operation of the device. The continuous operation of the device at the maximum allowable rating may affect the reliability of the device. The reference point for all voltages is ground. # THERMAL CHARACTERISTICS | Symbol | Parameter | Condition | Value | Unit | |----------------|--------------------------|-------------|-------|------| | $R_{ heta JA}$ | Junction-to-ambient | SOP14 | 91 | °C/W | | КөЈА | thermal resistance | DFN4.5*3-14 | 36 | °C/W | | $R_{ heta JC}$ | Junction-to-case thermal | SOP14 | 42 | °C/W | | KejC | resistance | DFN4.5*3-14 | 32 | °C/W | # MODE TRANSITIONS Fig 3 system controller state diagram ### **FUNCTIONAL DESCRIPTION** #### **System controller** The SIT1145AQ is a stand-alone high-speed CAN transceiver, which combines the functions of SIT1043 with ISO 11898-2:2024 CAN Partial Networking and autonomous bus bias. The transceiver has a variety of integrating fault safety and diagnosis functions with enhanced system reliability and advanced power management. The system controller manages register configuration and controls the internal functions of the SIT1145AQ. Detailed device status information is collected and made available to the microcontroller. The system controller contains a state machine that supports five operating modes: Normal, Standby, Sleep, Overtemp and Off. The state transitions are shown in $\underline{\text{Fig 3}}$ . #### Normal mode Normal mode is the active operating mode. In this mode, the SIT1145AQ is fully operational and all device hardware is available and can be activated (see <u>Table 1</u>). Through the SPI command (MC = 111), normal mode can be selected from Standby or Sleep mode. #### Standby mode Standby mode is the first-level power-saving mode of the SIT1145AQ, featuring low current consumption. In Standby mode, the transceiver can't transmit or receive data, but the INH pin remains active, so voltage regulators controlled by this pin will be active. If remote CAN wake-up is enabled (CWE = 1; <u>Table 19</u>), the receiver receives a wake-up request by monitoring the bus activity. The bus pins are biased to GND when the bus is inactive and at approximately 2.5V when there is activity on the bus (autonomous biasing). CAN wake-up can be performed in standard wake-up or via a selective wake-up frame (selective wake-up is enabled when CPNC = PNCOK = 1; Otherwise, standard wake-up is enabled). Pin RXD is forced LOW when any enabled wake-up or interrupt events is detected. (see "wake-up and interrupt event diagnosis via pin RXD") The SIT1145AQ switches to Standby mode: - $\succ$ From Off mode if the battery voltage rises above the power-on detection threshold, $V_{\text{th(det)pon}}$ . - > From Overtemp mode if the chip temperature falls below the overtemperature protection release threshold, T<sub>th(rel)otp</sub>. - > From Sleep mode on the occurrence of a wake-up or interrupt event. (see "wake-up and interrupt event diagnosis via pin RXD") - From Normal or Sleep mode is selected via an SPI command (MC = 001) while a wake-up event is pending or all wake-up sources are disabled. #### Sleep mode Sleep mode is the second-level power saving mode of the SIT1145AQ. In Sleep mode, the transceiver behaves as in Standby mode with the exception that pin INH is set to a high-ohmic state. The voltage regulator controlled by the INH pin will be turned off and the current flowing into the BAT pin will be minimized. Any enabled wake-up or interrupt event (except SPIF), or an SPI command (provided a valid V<sub>IO</sub> voltage is connected), will wake up the transceiver from Sleep mode. Through an SPI command (MC = 001), Sleep mode can be selected from Normal or Standby mode. The SIT1145AQ will switch to Sleep mode on receipt of this command, provided there are no pending wake-up events and at least one regular wake-up source (CAN bus or WAKE pin; see "wake-up and interrupt event diagnosis via pin RXD") is enabled. When one of these conditions has not been met, any attempt to enter Sleep mode will cause the SIT1145AQ to switch to Standby mode. The SIT1145AQ will also be forced to switch to Sleep mode after $t_{d(uvd\text{-}sleep)}$ if a $V_{CC}$ of $V_{IO}$ undervoltage event is detected ( $V_{CC}/V_{IO} < V_{uvd(VCC)}/V_{uvd(VIO)}$ for longer than $t_{det(uv)(VCC)}/t_{det(uv)(VIO)}$ ). In this event, all pending wake-up events will be cleared. CAN wake-up (CWE = 1) and local wake-up via the WAKE pin (WPFE = WPRE = 1) are enabled in order to avoid a system deadlock (see "VCC/VIO undervoltage protection") and selective wake-up is disabled (CPNC = 0). The status bit FSMS in the main status register (<u>Table 3</u>) indicates whether the sleep mode is selected by the SPI command (FSMS = 0) or enforced by the VCC or VIO undervoltage event (FSMS = 1). This bit can be read after the SIT1145AQ wakes up from Sleep mode to allow the settings of CWE, WPFE, WPRE and CPNC to be re-adjusted if an undervoltage event forced the transition to Sleep mode (FSMS = 1). #### Off mode The SIT1145AQ will be in Off mode when the battery voltage is too low to supply the IC. This is the default mode when the battery is first connected. The SIT1145AQ will switch to Off mode from any mode if the battery voltage drops below the power-off threshold ( $V_{th(det)poff}$ ). In Off mode, the CAN pins and INH pin are in a high-ohmic state. When the battery supply voltage rises above the power-on threshold ( $V_{th(det)pon}$ ), the SIT1145AQ starts to boot up, triggering an initialization procedure. The SIT1145AQ will switch to Standby mode after $t_{startup}$ . #### Overtemp mode Overtemp mode is provided to prevent SIT1145AQ from being damaged by excessive temperatures. The SIT1145AQ switches immediately to Overtemp mode from Normal mode when the global chip temperature rises above the overtemperature protection activation threshold, $T_{th(act)otp}$ . To prevent data loss caused by overtemperature, SIT1145AQ issues a warning when the IC temperature rises above the overtemperature warning threshold ( $T_{th(warn)otp}$ ). When this happens, the status bit OTWS is set to 1, and if enabled (OTWE = 1), an overtemperature interrupt (OTW = 1) occurs. In Overtemp mode, the CAN transmitter and receiver are disabled and the CAN pins are in a high-ohmic state. Wake-up events will not be detected, but a pending wake-up will still be signaled by a LOW level on pin RXD, which will persist after the overtemperature event has been cleared. The SIT1145AQ exits Overtemp mode: - ullet and switches to Standby mode if the chip temperature falls below the overtemperature protection release threshold, $T_{th(rel)otp}$ - if the device is forced to switch to Off mode $(V_{BAT} < V_{th(det)poff})$ Table 1 Hardware characterization by functional block | Dlast | | | Operating mode | | | |-------|-----------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------| | Block | Off | Standby | Normal | Sleep | Overtemp | | SPI | Disabled | Active | Active | Active if VIO supplied (1) | Disabled | | INH | High-ohmic | V <sub>BAT</sub> level | V <sub>BAT</sub> level | High-ohmic | V <sub>BAT</sub> level | | CAN | Off | Offline | Active/ Offline/ Listen-<br>only (determined by bits<br>CMC; see <u>Table 4</u> ) | Offline | Off | | RXD | V <sub>IO</sub> level | V <sub>IO</sub> level/LOW<br>if wake-up<br>event detected | CAN bit stream if CMC = 01/10/11; otherwise, same as Standby/Sleep | V <sub>IO</sub> level/LOW if wake-up event detected | V <sub>IO</sub> level/LOW if wake-up pending | <sup>(1)</sup> SPI speed is limited in Sleep mode (See "dynamic characteristics"). ### SYSTEM CONTROL REGISTERS The operating mode is selected via bits MC in the Mode control register. The Mode control register is accessed via SPI address 0x01. Table 2 Mode control register (address 01h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|---------------| | 7:3 | reserved | R | - | | | | 2:0 MC | R/W | | mode control: | | 2.0 | | | 001 | Sleep mode | | 2:0 | | | 100 | Standby mode | | | | | 111 | Normal mode | The Main status register can be accessed to monitor the status of the overtemperature warning flag and to determine whether the SIT1145AQ has entered Normal mode after initial power-up. Bit FSMS indicates whether the most recent transition to Sleep mode was triggered by an undervoltage event or by an SPI command. Table 3 Main status register (address 03h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------------------------------|---------------------------------------------------------------------| | | | | Sleep mode transition status: | | | 7 | FSMS | R | 0 | transition to Sleep mode triggered by an SPI command | | , | 1 51415 | K | 1 | an undervoltage on VCC and/or VIO forced a transition to Sleep mode | | | | | | overtemperature warning status: | | 6 | OTWS | R | 0 | IC temperature below overtemperature warning threshold | | | | | 1 | IC temperature above overtemperature warning threshold | | | | | | Normal mode status: | | 5 | NMS | R | 0 | SIT1145AQ has entered Normal mode (after power-up) | | 3 | 11113 | K | 1 | SIT1145AQ has powered up but has not yet switched to Normal mode | | 4:0 | reserved | R | - | | ### CAN TRANSCEIVER STATE MACHINE (1) To prevent the bus lines being driven to a permanent dominant state, the transceiver will not switch to CAN Active mode if pin TXD is held LOW (e.g. by a short-circuit to GND) Fig 4 CAN transceiver state machine ### **CAN FUNCTIONAL DESCRIPTION** #### **CAN** controller The integrated high-speed CAN transceiver is designed for active communication at bit rates up to 1 Mbit/s, providing differential transmit and receive capability to a CAN protocol controller. The transceiver is compliant with ISO 11898-2:2024 (defining high-speed CAN with selective wake-up functionality and autonomous bus biasing). The CAN transmitter is supplied via pin VCC while the CAN receiver is supplied via pin BAT. The SIT1145AQ includes additional timing parameters on loop delay symmetry to ensure reliable communication in fast phase at data rates up to 5 Mbit/s, as used in CAN FD networks. The CAN transceiver supports autonomous CAN biasing, which helps to minimize RF emissions. CANH and CANL are always biased to 2.5 V when the transceiver is in Active or Listen-only modes (CMC = 01/10/11). (CAN Offline Bias mode) and to GND if there is no activity on the bus for $t > t_{to(silence)}$ (CAN Offline mode). This is useful when the node is disabled due to a malfunction in the microcontroller or when CAN partial networking is enabled. The SIT1145AQ ensures that the CAN bus is correctly to avoid interfering with ongoing communications between other nodes. The autonomous CAN bias voltage is derived directly from $V_{BAT}$ . The integrated CAN transceiver supports four operating modes: Active, Listen-only, Offline and Offline Bias (see <u>Fig 3</u>). The CAN transceiver operating mode depends on the SIT1145AQ operating mode and on the setting of bits CMC in the CAN control register (Table 4). When the SIT1145AQ is in Normal mode, the CAN transceiver operating mode (Offline, Active or Listenonly) can be selected via bits CMC in the CAN control register (<u>Table 4</u>). When the SIT1145AQ is in Standby or Sleep modes, the transceiver is forced to Offline or Offline Bias mode (depending on bus activity). #### **CAN Active mode** In CAN Active mode, the transceiver can transmit and receive data via CANH and CANL. The differential receiver converts the analog data on the bus lines into digital data, which is output on pin RXD. The transmitter converts digital data generated by the CAN controller (input on pin TXD) into analog signals suitable for transmission over the CANH and CANL bus lines. CAN Active mode is selected when CMC = 01 or 10. When CMC = 01, VCC undervoltage detection is enabled and the transceiver switches to CAN Offline or CAN Offline Bias mode when the voltage on VCC drops below $V_{uvd(VCC)}$ . When CMC = 10, VCC undervoltage detection is disabled. The transmitter will remain active until the SIT1145AQ is forced into Sleep mode by the VCC undervoltage event; the transceiver will then switch to CAN Offline or CAN Offline Bias mode. The CAN transceiver is in Active mode when: - > SIT1145AQ is in Normal mode (MC = 111) and the CAN transceiver has been enabled by setting bits CMC in the CAN control register to 01 or 10 (see <u>Tabel 4</u>) and: - $\triangleright$ if CMC = 01, the voltage on pin VCC is above the $V_{CC}$ undervoltage detection threshold ( $V_{uvd(VCC)}$ ) If pin TXD is held LOW (e.g. by a short-circuit to GND) when CAN Active mode is selected via bits CMC, the transceiver will not enter CAN Active mode but will switch to or remain in CAN Listen-only mode. It will remain in Listen-only mode until pin TXD goes HIGH in order to prevent a hardware and/or software application failure from driving the bus lines to an unwanted dominant state. In CAN Active mode, the CAN bias voltage is derived from VCC. The application can determine whether the CAN transceiver is ready to transmit/receive data or is disabled by reading the CAN Transceiver Status (CTS) bit in the Transceiver Status Register (Table 5). #### **CAN Listen-only mode** CAN Listen-only mode allows the SIT1145AQ to monitor bus activity while the transceiver is inactive, without influencing bus levels. This facility could be used by development tools that need to listen to the bus but do not need to transmit or receive data or for software-driven selective wake-up. Dedicated microcontrollers could be used for selective wake-up, providing an embedded low-power CAN engine designed to monitor the bus for potential wake-up events. In Listen-only mode the CAN transmitter is disabled, reducing current consumption. The CAN receiver and CAN biasing remain active. This enables the host microcontroller to switch to a low-power mode in which an embedded CAN protocol controller remains active, waiting for a signal to wake up the microcontroller. The CAN transceiver is in Listen-only mode when: $\triangleright$ the SIT1145AQ is in Normal mode and CMC = 11 The CAN transceiver will not leave Listen-only mode while TXD is LOW or CAN Active mode is selected with CMC = 01 or 10 while the voltage on VCC is below the undervoltage threshold, $V_{uvd(VCC)}$ . #### **CAN Offline and Offline Bias modes** In CAN Offline mode, the transceiver monitors the CAN bus for a wake-up event, provided CAN wake-up detection is enabled (CWE = 1). CANH and CANL are biased to GND. CAN Offline Bias mode is the same as CAN Offline mode, with the exception that the CAN bus is biased to 2.5V. This mode is activated automatically when activity is detected on the CAN bus while the transceiver is in CAN Offline mode. The transceiver will return to CAN Offline mode if the CAN bus is silent (no CAN bus edges) for longer than $t_{to(silence)}$ . The CAN transceiver switches to CAN Offline mode from CAN Active mode or CAN Listen-only mode if: > the SIT1145AQ switches to Standby or Sleep mode or $\triangleright$ the SIT1145AQ is in Normal mode and CMC = 00 provided the CAN-bus has been inactive for at least $t_{to(silence)}$ . If the CAN-bus has been inactive for less than $t_{to(silence)}$ , the CAN transceiver switches first to CAN Offline Bias mode and then to CAN Offline mode once the bus has been silent for $t_{to(silence)}$ . The CAN transceiver switches to CAN Offline/Offline Bias mode from CAN Active mode if CMC = 01 and the voltage on VCC drops below the undervoltage threshold or if CMC = 10 and the SIT1145AQ switches to Sleep mode in response to a VCC undervoltage event. The CAN transceiver switches to CAN Offline mode: - $\triangleright$ from CAN Offline Bias mode if no activity is detected on the bus (no CAN edges) for t > t<sub>to(silence)</sub> or - ➤ when the SIT1145AQ switches from Off or Overtemp mode to Standby mode The CAN transceiver switches from CAN Offline mode to CAN Offline Bias mode if: - > a standard wake-up pattern is detected on the CAN bus or - ➤ the CAN transceiver is in Normal mode, CMC = 01 or 10 and VCC < 90 % #### **CAN Off mode** The CAN transceiver is switched off completely with the bus lines floating when: - > the SIT1145AQ switches to Off or Overtemp mode or - ➤ V<sub>BAT</sub> falls below the CAN receiver undervoltage detection threshold, V<sub>uvd(CAN)</sub> It will be switched on again on entering CAN Offline mode when $V_{BAT}$ rises above the undervoltage recovery threshold ( $V_{uvr(CAN)}$ ) and the CAN transceiver is no longer in Off/Overtemp mode. CAN Off mode prevents reverse currents flowing from the bus when the battery supply to the CAN transceiver is lost. #### CAN standard wake-up (partial networking not enabled) If the CAN transceiver is in Offline mode and CAN wake-up is enabled (CWE = 1), but CAN selective wake-up is disabled (CPNC = 0 or PNCOK = 0), the SIT1145AQ will monitor the bus for a standard wake-up pattern. transients or EMI. This filtering helps avoid spurious wake-up events. A spurious wake-up sequence could be triggered by, for example, a dominant clamped bus or by dominant phases due to noise or spikes on the bus. The SIT1145AQ wakes up from Standby or Sleep mode when a dedicated wake-up pattern (specified in ISO 11898-2:2024) is detected on the bus. The wake-up pattern consists of: - ➤ a dominant phase of at least t<sub>wake(busdom)</sub> followed by - ➤ a recessive phase of at least t<sub>wake(busrec)</sub> followed by - ➤ a dominant phase of at least t<sub>wake(busdom)</sub> Dominant or recessive bits between the above mentioned phases that are shorter than twake(busdom) and twake(busrec) respectively are ignored. The complete dominant-recessive-dominant pattern must be received within $t_{to(wake)}$ bus to be recognized as a valid wake-up pattern (see <u>Fig 5</u>). Otherwise, the internal wake-up logic is reset. The complete wake-up pattern will then need to be retransmitted to trigger a wake-up event. Pin RXD remains HIGH until the wake-up event has been triggered. When a valid CAN wake-up pattern is detected on the bus, wake-up bit CW in the Transceiver event status register is set (see <u>Table 16</u>) and pin RXD is driven LOW. If the SIT1145AQ was in Sleep mode when the wake-up pattern was detected, it will switch pin INH to VBAT to activate external voltage regulators (e.g. for supplying VCC and VIO) and enter Standby mode. Fig 5 CAN wake-up timing # CAN CONTROL AND TRANSCEIVER STATUS REGISTERS ### Table 4 CAN control register (address 20h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | reserved | R | - | | | | | | | CAN FD tolerance (SIT1145AQ/FD variants only; otherwise ignored) | | 6 | CFDC | R/W | 0 | CAN FD tolerance disabled | | | | | 1 | CAN FD tolerance enabled | | | | | | CAN partial networking configuration: | | 5 | PNCOK | R/W | 0 | partial networking register configuration invalid (wake-up via standard wake-up pattern only) | | | | | 1 | partial networking registers configured successfully | | | | R/W | | CAN selective wake-up; when enabled, node is part of a partial network: | | 4 | CPNC | | 0 | disable CAN selective wake-up | | | | | 1 | enable CAN selective wake-up | | 3:2 | reserved | R | - | | | | | | | CAN transceiver operating mode selection: | | | | | 00 | Offline mode | | 1:0 | СМС | R/W | 01 | Active mode (while SIT1145AQ is in Normal mode); $V_{CC}$ undervoltage detection active; transition to Active mode, and remaining in Active mode, requires $V_{CC}$ above undervoltage threshold | | | | | 10 | Active mode (while SIT1145AQ is in Normal mode); $V_{\rm CC}$ undervoltage detection inactive; transition to Active mode requires $V_{\rm CC}$ above undervoltage threshold Listen-only mode | ### Table 5 Transceiver status register (address 22h) | Bit | Symbol | Access | Value | Description | | | | | | | | | | | | | |-----|--------|--------|-------|--------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|---|--------------------------------| | | | | | CAN transceiver status: | | | | | | | | | | | | | | 7 | CTS | R | 0 | CAN transceiver not in Active mode | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | CAN transceiver in Active mode | | | | | | CAN partial networking error status: | | | | | | | | | | | | | | 6 | CPNERR | R | 0 | no CAN partial networking error detected (PNFDE = 0 and PNCOK = 1) | | | | | | | | | | | | | | Bit | Symbol | Access | Value | Description | | |-----|--------------------|--------|-------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | | | | 1 | CAN partial networking error detected (PNFDE = 1 or PNCOK = 0); wake-up via standard wake-up pattern only | | | | | | | CAN partial networking status: | | | 5 | CPNS | R | 0 | CAN partial networking configuration error detected (PNCOK = 0) | | | | | | 1 | CAN partial networking configuration OK (PNCOK = 1) | | | | | | | CAN oscillator status: | | | 4 | COSCS | S R | 0 | CAN partial networking oscillator not running at target frequency | | | | | | 1 | CAN partial networking oscillator running at target frequency | | | | | | | CAN bus silence status: | | | 3 | CBSS | R | 0 | CAN bus active (communication detected on bus) | | | | | | - | CAN bus inactive (for longer than t <sub>to(silence)</sub> ) | | | 2 | reserved | R | - | | | | | | | | VCC supply voltage status: | | | 1 | VCS <sup>(1)</sup> | R | 0 | $V_{CC}$ is above the undervoltage detection threshold $(V_{uvd(VCC)})$ | | | | | | | 1 | $V_{CC}$ is below the undervoltage detection threshold $(V_{uvd(VCC)})$ | | | | | | CAN failure status: | | | 0 | OF CFG | р | 0 | no TXD dominant time-out event detected | | | | CFS | R | R | 1 | CAN transmitter disabled due to a TXD dominant time-out event | <sup>(1)</sup> Only active when CMC = 01. ## **CAN PARTIAL NETWORKING** Partial networking allows nodes in a CAN network to be selectively activated in response to dedicated wakeup frames (WUF). Only nodes that are functionally required are active on the bus while the other nodes remain in a low-power mode until needed. If CAN wake-up (CWE = 1) and CAN selective wake-up (CPNC = 1) are both enabled, and the partial networking registers are configured correctly (PNCOK = 1), the transceiver monitors the bus for dedicated CAN wake-up frames. ## WAKE-UP FRAME (WUF) According to ISO 11898-1:2015, CAN wake-up frame is composed of an identifier field (ID), a Data Length Code (DLC), a data field and a Cyclic Redundancy Check (CRC) code including the CRC delimiter. The wake-up frame format, standard (11-bit) or extended (29-bit) identifier, is selected via bit IDE in the Frame control register (<u>Table 9</u>). A valid WUF identifier is defined and stored in the ID registers (<u>Table 7</u>). An ID mask can be defined to allow a group of identifiers to be recognized as valid by an individual node. The identifier mask is defined in the mask registers (<u>Table 8</u>), where a 1 means "don't care". In the example of the standard frame format shown in $\underline{\text{Fig 6}}$ , based on the standard frame format, the 11-bit identifier definition is 0x1A0. The identifier is stored in ID registers 2 (0x29) and 3 (0x2A). The three least significant bits of the ID mask, bits 2 to 4 of Mask register 2 (0x2D) are set to 1, which means that the corresponding identifier bits are "don't care". This means that any of the eight different identifiers in the received WUF (from 0x1A0 to 0x1A7) will be recognized as a valid wake-up frame. Fig 6 Evaluating the ID field in a selective wake-up frame The data field indicates which nodes are to be woken up. Within the data field, groups of nodes can be predefined and associated with bits in a data mask. By comparing the incoming data field with the data mask, multiple groups of nodes can be woken up simultaneously with a single wake-up message. The data length code (bits DLC in the Frame control register; <u>Table 9</u>) determines the number of data bytes (between 0 and 8) expected in the data field of a CAN wake-up frame. If one or more data bytes are expected (DLC $\neq$ 0000), the field of the wake-up frame received by at least one bit in the data field must be set to 1 and at least one equivalent bit in the relevant data mask register in the transceiver (see <u>Table 10</u>) must also be set to 1 for a successful wake-up. Each matching pair of 1s indicates a group of nodes to be activated (since the data field is up to 8 byes long, up to 64 groups of nodes can be defined). If DLC = 0000, if the WUF contains a valid identifier and the received data length code is 0000, a node will wake up regardless of the values stored in the data mask. If $DLC \neq 0000$ and all data mask bits are set to 0, the device cannot be woken up through the CAN bus (Note: by default, all data mask bits are set to 1; see Table Table 28). If a WUF contains a valid ID but the DLCs (in the Frame control register and the WUF) don't match, the data field is ignored and no nodes are woken up. In the example shown in $\underline{\text{Fig 7}}$ , the data field consists of a single byte (DLC = 1). This means that the data field in the incoming wake-up frame is evaluated against data mask 7 (stored at address 6Fh; see $\underline{\text{Table 10}}$ and $\underline{\text{Fig 8}}$ ). In the example, data mask 7 is defined as 10101000. This means that up to three groups of nodes could be woken up (group 1, 3 and 5) if the respective bits in the data frame are also set to 1. The received message shown in <u>Fig 7</u> could, potentially, wake up three groups of nodes: groups 3, 4 and 5. Two matches are found (groups 3 and 5) when the message data bits are compared with the configured data mask (DM7). Fig 7 Evaluating the Data field in a selective wake-up frame Optionally, the data length code and the data field can be excluded from the evaluation of the wake-up frame. If bit PNDM = 0, only the identifier field is evaluated to determine if the frame contains a valid wake-up message. If PNDM = 1 (the default value), the data field is included in the wake-up filtering. When PNDM = 0, a valid wake-up message is detected and a wake-up event is captured (and CW is set to 1) when: - > the identifier field in the received wake-up frame matches the pattern in the ID registers after filtering and - ➤ the CRC field in the received frame (including a recessive CRC delimiter) was received without error When PNDM = 1, a valid wake-up message is detected when: - > the identifier field in the received wake-up frame matches the pattern in the ID registers after filtering and - > the frame is not a Remote frame and - > the data length code in the received message matches the configured data length code (bits DLC) and - > if the data length code is greater than 0, at least one bit in the data field of the received frame is set and the corresponding bit in the associated data mask register is also set and - ➤ the CRC field in the received frame (including a recessive CRC delimiter) was received without error. If the SIT1145AQ receives a CAN message containing errors (e.g. a "stuffing" error) transmitted in advance of the ACK field, an internal error counter is incremented. If a CAN message is received without any errors appearing in front of the ACK field, the counter is decremented. Data received after the CRC delimiter and before the next SOF is ignored by the partial networking module. If the counter overflows (counter > 31), a frame detect error is captured (PNFDE = 1) and the device wakes up; the counter is reset to zero when the bias is switched off and partial networking is re-enabled. Partial networking is assumed to be configured correctly when PNCOK is set to 1 by the application software. The SIT1145AQ clears PNCOK after a write access to any of the CAN partial networking configuration registers. If selective wake-up is disabled (CPNC = 0) or partial networking is not configured correctly (PNCOK = 0), and the CAN transceiver is in Offline mode with wake-up enabled (CWE = 1), then any valid wake-up pattern (according to ISO 11898-2:2024) will trigger a wake-up event. If the CAN transceiver is not in Offline mode (CMC $\neq$ 00) or CAN wake-up is disabled (CWE = 0), all wake-up patterns on the bus will be ignored. CAN bit rates of 50 kbit/s, 100 kbit/s, 125 kbit/s, 250 kbit/s, 500 kbit/s and 1 Mbit/s are supported during selective wake-up. The bit rate is selected via bits CDR (see <u>table 6</u>). ### **CAN FD FRAMES** CAN FD stands for "CAN with Flexible Data-Rate". It is based on the CAN protocol as specified in ISO 11898-1:2015. CAN FD is being gradually introduced into the automotive market. In time, all CAN controllers will be required to comply with the new standard (enabling "FD-active" nodes) or at least to tolerate CAN FD communication (enabling "FD-passive" nodes). The SIT1145AQ/FD variants support FD-passive features by means of a dedicated implementation of the partial networking protocol. These variants can be configured to recognize CAN FD frames as valid frames. When CFDC = 1, the error counter is decremented every time the control field of a CAN FD frame is received. The SIT1145AQ/FD remains in low-power mode ("CAN FD-passive") with partial networking enabled. CAN FD frames are never recognized as valid wake-up frames, even if PNDM = 0 and the frame contains a valid ID. After receiving the control field of a CAN FD frame, the SIT1145AQ/FD ignores further bus signals until idle is again detected. CAN FD passive is supported up to a ratio of one-to-eight between arbitration and data bit rates, without unwanted wake-ups. The CAN FD filter parameter defined in ISO 11898-2:2024 and SAE J2284 is supported up to a ratio of one-to-four, with a maximum supported bit data bit rate of 2 Mbit/s and a maximum arbitration speed of 500 kbit/s. CAN FD frames are interpreted as frames with errors by the partial networking module in the SIT1145AQ and SIT1145AQ/FD when CFDC = 0. So the error counter is incremented when a CAN FD frame is received. If the ratio of CAN FD frames to valid CAN frames exceeds the threshold that triggers error counter overflow, bit PNFDE is set to 1 and the device wakes up. ### CAN PARTIAL NETWORKING CONFIGURATION REGISTERS Dedicated registers are provided for configuring CAN partial networking. ### Table 6 Data rate register (address 26h) | Bit | Symbol | Access | Value | Description | |-----|------------|--------|------------------------------------------------------------------|------------------------------------------------------------------| | 7:3 | reserved | R | - | | | | | | | CAN data rate selection: | | | | | 000 | 50kbit/s | | | | | 001 | 100kbit/s | | | :0 CDR R/W | 010 | 125kbit/s | | | | | 011 | 250kbit/s | | | 2:0 | | 100 | reserved (intended for future use; currently selects 500 kbit/s) | | | | | 101 | 500kbit/s | | | | | | 110 | reserved (intended for future use; currently selects 500 kbit/s) | | | | | 111 | 1000kbit/s | ### Table 7 ID registers 0 to 3 (addresses 27h to 2Ah) | Addr. | Bit | Symbol | Access | Value | Description | |-------|-----|-----------|--------|-------|-------------------------------------------------------------------------------------------------| | 27h | 7:0 | ID7:ID0 | R/W | - | bits ID7 to ID0 of the extended frame format | | 28h | 7:0 | ID15:ID08 | R/W | - | bits ID15 to ID8 of the extended frame format | | 29h | 7:2 | ID23:ID18 | R/W | - | bits ID23 to ID18 of the extended frame format<br>bits ID5 to ID0 of the standard frame format | | | 1:0 | ID17:ID16 | R/W | - | bits ID17 to ID16 of the extended frame format | | | 7:5 | reserved | R | - | | | 2Ah | 4:0 | ID28:ID24 | R/W | - | bits ID28 to ID24 of the extended frame format<br>bits ID10 to ID6 of the standard frame format | ### Table 8 ID mask registers 0 to 3 (addresses 2Bh to 2Eh) | Addr. | Bit | Symbol | Access | Value | Description | |-------|-----|----------|--------|-------|---------------------------------------------------------------------------------------------| | 2Bh | 7:0 | M7:M0 | R/W - | | ID mask bits 7 to 0 of extended frame format | | 2Ch | 7:0 | M15:M8 | R/W | ı | ID mask bits 15 to 8 of extended frame format | | 2Dh | 7:2 | M23:M18 | R/W | - | ID mask bits 23 to 18 of extended frame format ID mask bits 5 to 0 of standard frame format | | | 1:0 | M17:M16 | R/W | - | ID mask bits 17 to 16 of extended frame format | | 2Eh | 7:5 | reserved | R | - | | ### Low power CAN FD bus transceiver with selective wake-up and fault protection | Addr. | Bit | Symbol | Access | Value | Description | |-------|-----|-------------|--------|-------|------------------------------------------------| | | 4:0 | M28:M24 | R/W | | ID mask bits 28 to 24 of extended frame format | | | 4.0 | 10120.10124 | IV/ W | - | ID mask bits 10 to 6 of standard frame format | ### Table 9 Frame control register (address 2Fh) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-----------------|--------------------------------------------------------------| | | | | - | identifier format: | | 7 | IDE | R/W | 0 | standard frame format (11-bit) | | | | | 1 | extended frame format (29-bit) | | | | | - | partial networking data mask: | | 6 | PNDM | R/W | 0 | data length code and data field are 'don't care' for wake-up | | | | | 1 | data length code and data field are evaluated at wake-up | | 5:4 | reserved | R | - | | | | | | | number of data bytes expected in a CAN frame: | | | | | 0000 | 0 | | | | | 0001 | 1 | | | | | 0010 | 2 | | | | | 0011 | 3 | | 3:0 | DLC | W/R | 0100 | 4 | | 3.0 | DLC | VV/IX | 0101 | 5 | | | | | 0110 | 6 | | | | | 0111 | 7 | | | | | 1000 | 8 | | | | | 1001 to<br>1111 | tolerated, 8 bytes expected | ### Table 10 Data mask registers (addresses 68h to 6Fh) | Addr. | Bit | Symbol | Access | Value | Description | |-------|-----|--------|--------|-------|---------------------------| | 68h | 7:0 | DM0 | W/R - | | data mask 0 configuration | | 69h | 7:0 | DM1 | W/R | - | data mask 1 configuration | | 6Ah | 7:0 | DM2 | W/R | - | data mask 2 configuration | | 6Bh | 7:0 | DM3 | W/R | - | data mask 3 configuration | | 6Ch | 7:0 | DM4 | W/R | - | data mask 4 configuration | | 6Dh | 7:0 | DM5 | W/R | - | data mask 5configuration | | 6Eh | 7:0 | DM6 | W/R - | | data mask 6 configuration | Low power CAN FD bus transceiver with selective wake-up and fault protection | Addr. | Bit | Symbol | Access | Value | Description | |-------|-----|--------|--------|-------|---------------------------| | 6Fh | 7:0 | DM7 | W/R | - | data mask 7 configuration | | DLC > 8 DM0 DM1 DM2 DM3 DM4 DM5 DM6 DM7 DLC = 8 DM0 DM1 DM2 DM3 DM4 DM5 DM6 DM7 DLC = 7 DM1 DM2 DM3 DM4 DM5 DM6 DM7 DLC = 6 DM2 DM3 DM4 DM5 DM6 DM7 DLC = 5 DM3 DM4 DM5 DM6 DM7 DLC = 4 DM4 DM5 DM6 DM7 DLC = 3 DM6 DM7 DLC = 2 DM6 DM7 | | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|-----|-----|-----|-----|-----|-----|-----| | DLC = 7 DM1 DM2 DM3 DM4 DM5 DM6 DM7 DLC = 6 DM2 DM3 DM4 DM5 DM6 DM7 DLC = 5 DM3 DM4 DM5 DM6 DM7 DLC = 4 DM4 DM5 DM6 DM7 DLC = 3 DM5 DM6 DM7 DLC = 2 DM6 DM7 | DLC > 8 | DM0 | DM1 | DM2 | DM3 | DM4 | DM5 | DM6 | DM7 | | DLC = 7 DM1 DM2 DM3 DM4 DM5 DM6 DM7 DLC = 6 DM2 DM3 DM4 DM5 DM6 DM7 DLC = 5 DM3 DM4 DM5 DM6 DM7 DLC = 4 DM4 DM5 DM6 DM7 DLC = 3 DM5 DM6 DM7 DLC = 2 DM6 DM7 | | | | | | | | | | | DLC = 6 DM2 DM3 DM4 DM5 DM6 DM7 DLC = 5 DM3 DM4 DM5 DM6 DM7 DLC = 4 DM4 DM5 DM6 DM7 DLC = 3 DM5 DM6 DM7 DLC = 2 DM6 DM7 | DLC = 8 | DM0 | DM1 | DM2 | DM3 | DM4 | DM5 | DM6 | DM7 | | DLC = 6 DM2 DM3 DM4 DM5 DM6 DM7 DLC = 5 DM3 DM4 DM5 DM6 DM7 DLC = 4 DM4 DM5 DM6 DM7 DLC = 3 DM5 DM6 DM7 DLC = 2 DM6 DM7 | | | | | | | | | | | DLC = 5 DM3 DM4 DM5 DM6 DM7 DLC = 4 DM4 DM5 DM6 DM7 DLC = 3 DM5 DM6 DM7 DLC = 2 DM6 DM7 | DLC = 7 | | DM1 | DM2 | DM3 | DM4 | DM5 | DM6 | DM7 | | DLC = 5 DM3 DM4 DM5 DM6 DM7 DLC = 4 DM4 DM5 DM6 DM7 DLC = 3 DM5 DM6 DM7 DLC = 2 DM6 DM7 | | | | | | | | | | | DLC = 4 DM4 DM5 DM6 DM7 DLC = 3 DM5 DM6 DM7 DLC = 2 DM6 DM7 | DLC = 6 | | | DM2 | DM3 | DM4 | DM5 | DM6 | DM7 | | DLC = 4 DM4 DM5 DM6 DM7 DLC = 3 DM5 DM6 DM7 DLC = 2 DM6 DM7 | | | | | | | | | | | DLC = 3 DM5 DM6 DM7 DLC = 2 DM6 DM7 | DLC = 5 | | | | DM3 | DM4 | DM5 | DM6 | DM7 | | DLC = 3 DM5 DM6 DM7 DLC = 2 DM6 DM7 | | | | | | | | | | | DLC = 2 DM6 DM7 | DLC = 4 | | | | | DM4 | DM5 | DM6 | DM7 | | DLC = 2 DM6 DM7 | | | | | | | | | | | | DLC = 3 | | | | | | DM5 | DM6 | DM7 | | | | | | | | | | | | | DLC = 1 | DLC = 2 | | | | | | | DM6 | DM7 | | DLC = 1 | | | | | | | | , | | | | DLC = 1 | | | | | | | | DM7 | Fig 8 Data mask register usage for different values of DLC ### **FAIL-SAFE FEATURES** #### TXD dominant time-out A TXD dominant time-out timer is started when pin TXD is forced LOW while the transceiver is in Active Mode. If pin TXD persists in the low state for longer than the TXD dominant time-out time ( $t_{to(dom)TXD}$ ), the transmitter is disabled and the bus lines is released to recessive state. These features prevent a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when pin TXD goes HIGH. The TXD dominant time-out time also defines the minimum possible bit rate of 15 kbit/s. A CAN failure interrupt is generated (CF = 1; see <u>Table 16</u>), if enabled (CFE = 1; see <u>Table 19</u>), a CAN failure interrupt will be generated after the TXD dominant time-out time is exceeded. In addition, the status of the TXD dominant time-out can be read by the CFS bit in the transceiver status register (<u>Table 5</u>) and bit CTS is set to 0. ### Pull-up on TXD pin Pin TXD has an internal pull-up towards VIO to ensure that the recessive driver state is safely defined while the pin is left floating. #### VCC undervoltage event Assuming CAN failure detection is enabled (CFE = 1), and status bit VCS is set to 1, a CAN failure event is captured (CF = 1) when CMC = 01 and the supply to the CAN transceiver ( $V_{CC}$ ) drops below $V_{uvd(VCC)}$ , #### Loss of power at pin BAT A loss of power at pin BAT has no effect on the bus lines or on the microcontroller. No reverse currents will flow out of the bus. ### Local wake-up via WAKE pin Local wake-up is enabled via bits WPRE and WPFE in the WAKE pin event capture enable register (see <u>Table 20</u>). A wake-up event is triggered by a LOW-to-HIGH (if WPRE = 1) and/or a HIGH-to-LOW (if WPFE = 1) transition on the WAKE pin. This configuration allows for maximum flexibility when designing a local wake-up circuit. In applications that don't make use of the local wake-up facility, local wake-up should be disabled and the WAKE pin connected to GND to ensure optimal EMI performance. Table 11 WAKE status register (address 4Bh) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|-------------------------------------| | 7:2 | reserved | R | - | | | 1 | WPVS | D | | WAKE pin status: | | 1 | WPVS | K | 0 | voltage on WAKE pin below switching | | | | | | threshold (V <sub>th(sw)</sub> ) | |---|----------|---|---|--------------------------------------------------------------| | | | | 1 | voltage on WAKE pin above switching threshold $(V_{th(sw)})$ | | 0 | reserved | R | | | ### Wake-up and interrupt event diagnosis via pin RXD Wake-up and interrupt event diagnosis in the SIT1145AQ is designed to provide the microcontroller with information about the status of a range of features and functions. This information is stored in the event status registers (<u>Table 15</u> to <u>Table 17</u>) and is signaled on pin RXD pin, if enabled. A distinction is made between regular wake-up events and interrupt events (at least one regular wake-up source must be enabled to allow the SIT1145AQ to switch to Sleep mode). | Table 12 Regular | wake-up | events | |------------------|---------|--------| |------------------|---------|--------| | Symbol | Event | Power-on | Description | |--------|-----------------------------|----------|---------------------------------------------------------------------------------| | CW | CAN wake-up | disabled | a CAN wake-up event was detected while the transceiver was in CAN Offline mode. | | WPR | rising edge on<br>WAKE pin | disabled | a rising-edge wake-up was detected on pin WAKE. | | WPF | falling edge on<br>WAKE pin | disabled | a falling-edge wake-up was detected on pin WAKE. | #### **Table 13 Interrupt events** | Symbol | Event | Power-on | Description | |--------|------------------|----------|--------------------------------------------------------------| | PO | nouver on | always | The SIT1145AQ has exited Off mode (after | | го | power-on | enabled | battery power has been restored/connected) | | | overtomperatura | | the IC temperature has exceeded the | | OTW | overtemperature | disabled | overtemperature warning threshold (only | | | warning | | detected in Normal mode) | | | | | SPI clock count error (only 16-, 24- and 32-bit | | | | disabled | commands are valid), illegal MC code or | | SPIF | SPIF SPI failure | | attempted write access to locked register (an SPI | | | | | failure event will not wake-up the SIT1145AQ | | | | | from Sleep mode) | | PNFDE | PN frame | always | moutial nativalising flame detection amon | | PNFDE | detection error | enabled | partial networking frame detection error | | CDC | CAN bus silence | 4:1.1-4 | no activity on CAN-bus for t <sub>o(silence)</sub> (detected | | CBS | CAN bus silence | disabled | only when CBSE = 1 while bus active) | | | | | one of the following CAN failure events detected | | CE | CANTON | disabled | (not is Sleep mode): | | CF | CAN failure | disabled | - CAN transceiver deactivated due to a | | | | | dominant clamped TXD | | | - CAN transceiver deactivated due to a $V_{\text{CC}}$ | |--|--------------------------------------------------------| | | undervoltage event (if CMC = 01) | PO and PNFDE interrupts are always captured. Wake-up and interrupt detection can be enabled/disabled for the remaining events individually via the event capture enable registers (<u>Table 18</u> to <u>Table 20</u>). If an event occurs while the associated event capture function is enabled, the relevant event status bit is set. If the transceiver is in CAN Offline mode, pin RXD is forced LOW to indicate that a wake-up or interrupt event has been detected. If the SIT1145AQ is in Sleep mode when an event (other than a SPIF interrupt) occurs, pin INH is forced HIGH and the SIT1145AQ/1 switches to Standby mode. If the SIT1145AQ is in Standby mode when the event occurs, pin RXD is forced LOW to flag an interrupt/wake-up event. The detection of any enabled wake-up or interrupt event will trigger a wake-up in Standby mode. The detection of any enabled wake-up or interrupt event other than a SPIF interrupt will trigger a wake-up in Sleep mode. The microcontroller can monitor events via the event status registers. An extra status register, the Global event status register (Table 14), is provided to help speed up software polling routines. By polling the Global event status register, the microcontroller can quickly determine the type of event captured (system, transceiver or WAKE) and then query the relevant table (Table 15, Table 16, Table 17). After the event source has been identified, the status flag should be cleared (set to 0) by writing 1 to the relevant bit (writing 1 will have no effect). A number of status bits can be cleared in a single write operation by writing 1 to all relevant bits. It is strongly recommended to clear only the status bits that were set to 1 when the status registers were last read. This precaution ensures that events triggered just before the write access are not lost. ### Interrupt/wake-up delay If interrupt or wake-up events occur very frequently while the transceiver is in CAN Offline mode, they can have a significant impact on the software processing time (because pin RXD is repeatedly driven LOW, requiring the microcontroller to respond each time an interrupt/wake-up is generated). The SIT1145AQ incorporates an interrupt/wake-up delay timer to limit interference with the software. When one of the event capture status bits is cleared, pin RXD is released (HIGH) and a timer is started. If further events occur while the timer is running, the relevant status bits are set. If the timer expires after $t_{d(event)}$ with one or more events pending, pin RXD goes LOW again to alert the microcontroller. In this way, the microcontroller is interrupted once to process multiple events instead of processing individual events multiple times. If all active event capture bits have been cleared (by the microcontroller) when the timer expires after $t_{d(event)}$ , pin RXD remains HIGH (because there are no pending events). The event capture registers can be read at any time. #### Sleep mode protection When the SIT1145AQ switches to Sleep mode, it is very important to configure event detection configured correctly to ensure that it will respond to a wake-up event. Therefore, to avoid potential system deadlocks, at least one regular wake-up event must be enabled and all event status bits must be cleared before the Low power CAN FD bus transceiver with selective wake-up and fault protection SIT1145AQ switches to Sleep mode. Otherwise, the SIT1145AQ will respond to a go-to-sleep command (MC = 001) to switch to Standby mode. ### EVENT STATUS AND EVENT CAPTURE REGISTERS After an event source has been identified, the status flag should be cleared (set to by writing 1 to the relevant status bit (writing 0 will have no effect). Table 14 Global event status register (address 60h) | Bit | Symbol | Access | Value | Description | | | | |-----|----------|--------|-------|-------------------------------------------|--|--|--| | 7:4 | reserved | R | - | | | | | | | | | | WAKE pin event: | | | | | 3 | WPE | R | 0 | no pending WAKE pin event | | | | | | | | 1 | WAKE pin event pending at address 0x64 | | | | | | | | | transceiver event: | | | | | 2 | TRXE | R | 0 | no pending transceiver event | | | | | | | | 1 | transceiver event pending at address 0x63 | | | | | 1 | reserved | R | 1 | | | | | | | | | | system event: | | | | | 0 | SYSE | R | 0 | no pending system event | | | | | | | | 1 | system event pending at address 0x61 | | | | #### Table 15 System event status register (address 61h) | Bit | Symbol | Access | Value | Description | |-----|-----------------------------------------------|--------|-------|---------------------------------------------------------------| | 7:5 | reserved | R | - | | | | | | | power-on: | | 1 | $\begin{array}{c c} 4 & PO^{(1)} \end{array}$ | R/W | 0 | no recent battery power-on | | 7 | ro | IV W | 1 | the SIT1145AQ has left Off mode after battery power-on | | 3 | reserved | R | - | | | | | | | overtemperature warning: | | 2 | OTW | R/W | 0 | overtemperature not detected | | 2 | OTW | K/W | 1 | the global chip temperature has exceeded the | | | | | 1 | overtemperature warning threshold (T <sub>th(warn)otp</sub> ) | | | | | | SPI failure: | | 1 | SPIF | R/W | 0 | no SPI failure detected | | | | | 1 | SPI failure detected | | 0 | reserved | R | - | | <sup>(1)</sup> PO is cleared when the SIT1145AQ is forced to Sleep mode due to an undervoltage event. The information stored in PO could be lost if the transition to Sleep mode was forced by an undervoltage event. Bit NMS, which is set to 0 when the SIT1145AQ switches to Normal mode after power-on, compensates for this. ### Table 16 Transceiver event status register (address 63h) | Bit | Symbol | Access | Value | Description | | | | | |-----|----------|--------|-------|------------------------------------------------------|--|--|--|--| | 7:6 | reserved | R | - | | | | | | | | | | | partial networking frame detection error: | | | | | | 5 | PNFDE | R/W | 0 | no partial networking frame detection error detected | | | | | | | | | 1 | partial networking frame detection error detected | | | | | | | | | | CAN-bus status: | | | | | | 4 | CBS | R/W | 0 | CAN-bus active | | | | | | | | | 1 | no activity on CAN-bus for t <sub>to(silence)</sub> | | | | | | 3:2 | reserved | R | - | . , | | | | | | | | | | CAN failure: | | | | | | 1 | CF (1) | R/W | 0 | no CAN failure detected | | | | | | | | | 1 | CAN failure event detected | | | | | | | | | | CAN wake-up: | | | | | | 0 | CW | R/W | 0 | no CAN wake-up event detected | | | | | | | | | 1 | CAN wake-up event detected | | | | | <sup>(1)</sup> CF is only enabled in Normal mode while the transceiver is in CAN Active mode and is triggered if TXD is clamped dominant or a VCC undervoltage is detected (when CMC = 01). #### Table 17 WAKE pin event status register (address 64h) | | Tuble 1, William pin event survis register (undress vin) | | | | | | | | |-----|----------------------------------------------------------|--------|-------|--------------------------------------|--|--|--|--| | Bit | Symbol | Access | Value | Description | | | | | | 7:2 | reserved | R | - | | | | | | | | | | | WAKE pin rising edge: | | | | | | 1 | WPR | R/W | 0 | no rising edge detected on WAKE pin | | | | | | | | | 1 | rising edge detected on WAKE pin | | | | | | | | | | WAKE pin falling edge: | | | | | | 0 | WPF | R/W | 0 | no falling edge detected on WAKE pin | | | | | | | | | 1 | falling edge detected on WAKE pin | | | | | ### Table 18 System event capture enable register (address 04h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|----------------------------------| | 7:3 | reserved | R | - | | | | | | | overtemperature warning enable: | | 1 | OTWE | R/W | 0 | overtemperature warning disabled | | | | | 1 | overtemperature warning enabled | | | | | | SPI failure enable: | | 0 | SPIFE | R/W | 0 | SPI failure detection disabled | | | | | 1 | SPI failure detection enabled | Low power CAN FD bus transceiver with selective wake-up and fault protection | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|-------------| | 0 | reserved | R | - | | ### Table 19 Transceiver event capture enable register (address 23h) | Bit | Symbol | Access | Value | Description | | | | |-----|----------|--------|-------|------------------------------------|--|--|--| | 7:5 | reserved | R | - | | | | | | | | | | CAN-bus silence enable: | | | | | 4 | CBSE | R/W | 0 | CAN-bus silence detection disabled | | | | | | | | 1 | CAN-bus silence detection enabled | | | | | 3:2 | reserved | R | - | | | | | | | | | | CAN failure enable: | | | | | 1 | CFE | R/W | 0 | CAN failure detection disabled | | | | | | | | 1 | CAN failure detection enabled | | | | | | | | | CAN wake-up enable: | | | | | 0 | CWE | R/W | 0 | CAN wake-up detection disabled | | | | | | | | 1 | CAN wake-up detection enabled | | | | ### Table 20 WAKE pin event capture enable register (address 4Ch) | Bit | Symbol | Access | Value | Description | | | | |-----|----------|--------|-------|---------------------------------------------|--|--|--| | 7:2 | reserved | R | - | | | | | | | | | | WAKE pin rising-edge enable: | | | | | 1 | WPRE | R/W | 0 | rising-edge detection on WAKE pin disabled | | | | | | | | 1 | rising-edge detection on WAKE pin enabled | | | | | | | | | WAKE pin falling-edge enable: | | | | | 0 | WPFE | R/W | 0 | falling-edge detection on WAKE pin disabled | | | | | | | | 1 | falling-edge detection on WAKE pin enabled | | | | # **DEVICE ID** A byte is reserved at address 0x7E for a SIT1145AQ identification code. ### Table 21 Identification register (address 7Eh) | Bit | Symbol | Access | Value | Description | |-----|---------------|--------|-------|----------------------------| | | | | | device identification code | | 7:0 | 7:0 IDS [7:0] | R | 70h | SIT1145AQ | | | | | 74h | SIT1145AQ/FD | ### LOCK CONTROL REGISTER Sections of the register address area can be write-protected to protect against unintended modifications. Note that this facility only protects locked bits from being modified via the SPI and will not prevent the SIT1145AQ updating status registers etc. Table 22 Lock control register (address 0Ah) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|---------------------------------------------------------| | Dit | Symbol | Access | value | Description | | 7 | reserved | R | - | cleared for future use | | | | | | lock control 6: address area 0x68 to 0x6F - partial | | 6 | LK6C | R/W | | networking data byte registers | | | LKOC | IX/ W | 0 | SPI write-access enabled | | | | | 1 | SPI write-access disabled | | | | | | lock control 5: address area 0x50 to 0x5F | | 5 | LK5C | R/W | 0 | SPI write-access enabled | | | | | 1 | SPI write-access disabled | | | | | | lock control 4: address area 0x40 to 0x4F - WAKE pin | | 4 | LK4C | R/W | | configuration | | 4 | | | 0 | SPI write-access enabled | | | | | 1 | SPI write-access disabled | | | | | | lock control 3: address area 0x30 to 0x3F | | 3 | LK3C | R/W | 0 | SPI write-access enabled | | | | | 1 | SPI write-access disabled | | | | | | lock control 2: address area 0x20 to 0x2F - transceiver | | 2 | LV2C | R/W | | control and partial networking | | 2 | | K/W | 0 | SPI write-access enabled | | | | | 1 | SPI write-access disabled | | | | | | lock control 1: address area 0x10 to 0x1F | | 1 | LK1C | R/W | 0 | SPI write-access enabled | | | | | 1 | SPI write-access disabled | | | | | | lock control 0: address area 0x06 to 0x09 - general | | | LK0C | D /W/ | | purpose memory | | 0 | LNUC | R/W | 0 | SPI write-access enabled | | | | | 1 | SPI write-access disabled | ### **GENERAL-PURPOSE MEMORY** SIT1145AQ allocates 4 bytes of memory for general-purpose registers used to store user information. The general purpose registers can be accessed through the SPI at address 0x06 to 0x09 (see <u>Table 23</u>). **VIO SUPPLY PIN** The VIO pin should be connected to the microcontroller supply voltage, which will allow the signal levels of the TXD, RXD and the SPI interface pins to be adjusted to the I/O levels of the microcontroller, enabling direct interfacing without the need for glue logic. ### VCC/VIO UNDERVOLTAGE PROTECTION If an undervoltage is detected on pins VCC or VIO, and it remains valid for longer than the undervoltage detection delay time, $t_{d(uvd)}$ , the SIT1145AQ is forced to Sleep mode (see <u>Fig 3</u>). A number of preventative measures are taken when the SIT1145AQ is forced to Sleep mode to avoid deadlock and unpredictable states: - ➤ Before SIT1145AQ switches to sleep mode, all previously captured events (address range 0x61 to 0x64) are cleared to avoid repeated wake attempts during undervoltage. - ➤ Enable CAN WAKE up (CWE=1) and local wake up via the WAKE pin (WPFE=WPRE=1) to avoid deadlock situations where SIT1145AQ cannot be woken up after entering sleep mode. - ➤ After SIT1145AQ recovers from the undervoltage event, Partial Networking (CPNC=0) is disabled to ensure immediate wake up in response to bus traffic. - ➤ The Partial Networking Configuration bit is cleared (CPNOK = 0) to indicate that partial networking might not have been configured correctly when the SIT1145AQ switched to Sleep mode. When SIT1145AQ is forced to Sleep mode due to an undervoltage event, the status bit FSMS is set to 1 (see <u>Table 3</u>). If an undervoltage event forces a conversion to sleep mode (FSMS = 1) after SIT1145AQ wakes up from Sleep mode, this bit can be sampled to readjust the settings for CWE, WPFE, WPRE, and CPNC. SPI The Serial Peripheral Interface (SPI) provides the communication link with the microcontroller, supporting multi-slave operations. The SPI is configured for full-duplex data transfer, so it returns status information when new control data is shifted in. The interface also provides a read-only access option, allows read-back registers to be applied without changing their contents. The SPI uses four interface signals for synchronization and data transfer: - > SCSN: SPI chip select input; active LOW; default level is HIGH (pull-up) - > SCK: SPI clock; default level is LOW due to internal pull-down - ➤ SDI: SPI data input - > SDO: SPI data output; floating when pin SCSN is HIGH (may need external pull-up or pull-down if not available in the host controller) Bit sampling is performed on the falling edge of the clock and data is shifted in/out on the rising edge, as illustrated in Fig 9. Fig 9 SPI timing protocol The SPI data in the SIT1145AQ is stored in a number of dedicated 8-bit registers. Each register is assigned a unique 7-bit address. Two bytes (16 bits) must be transmitted to the SIT1145AQ for a single register read or write operation. The first byte contains the 7-bit address along with a "read-only" bit (the LSB). The read-only bit must be 0 to indicate a write operation (if this bit is 1, a read operation is assumed and any data on the SDI pin is ignored). The second byte contains the data to be written to the register. 24- and 32-bit read and write operations are also supported. The register address is automatically incremented, once for a 24-bit operation and twice for a 32-bit operation, as illustrated in Fig 10. Fig 10 SPI data structure for a write operation (16-, 24- or 32-bit) During an SPI data read or write operation, the contents of the addressed register(s) is returned via pin SDO. The SIT1145AQ tolerates attempts to write to registers that don't exist. If the available address space is exceeded during a write operation, the data above the valid address range is ignored (without generating an SPI failure event). During a write operation, the SIT1145AQ monitors the number of SPI bits transmitted. If the number recorded is not 16, 24 or 32, then the write operation is aborted and an SPI failure event is captured (SPIF = 1). If more than 32 bits are clocked in on pin SDI during a read operation, the data stream on SDI is reflected on SDO from bit 33 onwards. ## **REGISTER MAP** The addressable register space contains 128 registers with addresses from 0x00 to 0x7F. An overview of the register mapping is provided in <u>Table 23</u> to <u>Table 27</u>. The functionality of the individual bits is discussed in more detail in relevant sections of the data sheet. Table 23 Overview of primary control registers | Addman | Register | Bit: | | | | | | | | | | |---------|---------------------|-------------|------------------------|---------|------|--------|----------|------|------|--|--| | Address | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 0x01 | Mode control | | r | eserved | | | MC | | | | | | 0x03 | Main status | FSMS | FSMS OTWS NMS reserved | | | | | | | | | | 0x04 | System event enable | | r | eserved | OTWE | SPIFE | reserved | | | | | | 0x06 | Memory 0 | | | | GPM | [7:0] | | | | | | | 0x07 | Memory 1 | | | | GPM | [15:8] | | | | | | | 0x08 | Memory 2 | | GPM [23:16] | | | | | | | | | | 0x09 | Memory 3 | GPM [31:24] | | | | | | | | | | | 0x0A | Lock control | reserved | LK6C | LK5C | LK4C | LK3C | LK2C | LK1C | LK0C | | | Table 24 Overview of transceiver control and partial networking registers | A 4 4 | Danistan Nama | Bit: | Bit: | | | | | | | | | | |---------|--------------------------|---------------------|----------|------|------------|----------|----------|---------|-----|--|--|--| | Address | Register Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | 0x20 | CAN control | reserved CFDC PNCOK | | | CPNC | res | served | ved CMC | | | | | | 0x22 | Transceiver status | CTS | CPNERR | CPNS | COSCS | CBSS | reserved | VCS | CFS | | | | | 0x23 | Transceiver event enable | | reserved | | CBSE | reserved | | CFE | CWE | | | | | 0x26 | Data rate | reserved CDR | | | | | | | | | | | | 0x27 | Identifier 0 | | | | ID [7:0 | ] | | | | | | | | 0x28 | Identifier 1 | | | | ID [15:8 | 8] | | | | | | | | 0x29 | Identifier 2 | | | | ID [23:1 | 6] | | | | | | | | 0x2A | Identifier 3 | | reserved | | ID [28:24] | | | | | | | | | 0x2B | Mask 0 | M [7:0] | | | | | | | | | | | | 0x2C | Mask 1 | M [15:8] | | | | | | | | | | | | 0x2D | Mask 2 | | | | M [23:1 | 6] | | | | | | | ### Low power CAN FD bus transceiver with selective wake-up and fault protection | Address | Register Name | Bit: | | | | | | | | | |---------|---------------|----------|----------|----------|-----------|-----|---|---|---|--| | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0x2E | Mask 3 | reserved | | | M [28:24] | | | | | | | 0x2F | Frame control | IDE | PNDM | reserved | | DLC | | | | | | 0x68 | Data mask 0 | | DM0[7:0] | | | | | | | | | 0x69 | Data mask 1 | | DM1[7:0] | | | | | | | | | 0x6A | Data mask 2 | | DM2[7:0] | | | | | | | | | 0x6B | Data mask 3 | | DM3[7:0] | | | | | | | | | 0x6C | Data mask 4 | | DM4[7:0] | | | | | | | | | 0x6D | Data mask 5 | | DM5[7:0] | | | | | | | | | 0x6E | Data mask 6 | DM6[7:0] | | | | | | | | | | 0x6F | Data mask 7 | DM7[7:0] | | | | | | | | | ### Table 25 Overview of WAKE pin control and status registers | | Address | Register Name | Bit: | | | | | | | | | |--|---------|-----------------|----------|---|---|---|---|---|------|----------|--| | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 0x4B | WAKE pin status | reserved | | | | | | | reserved | | | | 0x4C | WAKE pin enable | reserved | | | | | | WPRE | WPFE | | ### **Table 26 Overview of Event Capture registers** | A 11 | Register Name | Bit: | | | | | | | | | | |---------|--------------------------|----------|---------|-------|-----|----------|------|----------|----------|--|--| | Address | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 0x60 | Event capture status | reserved | | | | WPE | TRXE | reserved | SYSE | | | | 0x61 | System event status | | reserve | i | РО | reserved | OTW | SPIF | reserved | | | | 0x63 | Transceiver event status | rese | rved | PNFDE | CBS | reser | ved | CF | CW | | | | 0x64 | WAKE pin event status | reserved | | | | | WPR | WPF | | | | ### **Table 27 Overview of Identification register** | Address | Register Name | Bit: | | | | | | | | | |---------|----------------|-----------|---|---|---|---|---|---|---|--| | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0x7E | Identification | IDS [7:0] | | | | | | | | | ### **REGISTER CONFIGURATION** A number of register bits may change state automatically when the SIT1145AQ switches from one operating mode to another. This is particularly evident when the SIT1145AQ switches to Off mode or when an undervoltage event forces a transition to Sleep mode. These changes are summarized in <u>Table 28</u>. If an SPI transmission is in progress when the SIT1145AQ changes state, the transmission is ignored (automatic state changes have priority). Table 28 Register bit settings in SIT1145AQ operating modes | Symbol | Off<br>(reset values) | Standby | Normal | Sleep | Overtemp | Forced Sleep | |--------|--------------------------------------|--------------|--------------|--------------|--------------|--------------| | CBS | 0 | no change | no change | no change | no change | 0 | | CBSE | 0 | no change | no change | no change | no change | no change | | CBSS | 1 | actual state | actual state | actual state | actual state | actual state | | CDR | 101 | no change | no change | no change | no change | no change | | CF | 0 | no change | no change | no change | no change | 0 | | CFDC | 0 | no change | no change | no change | no change | no change | | CFE | 0 | no change | no change | no change | no change | no change | | CFS | 0 | actual state | actual state | actual state | actual state | actual state | | CMC | 01 | no change | no change | no change | no change | no change | | COSCS | 0 | actual state | actual state | actual state | actual state | actual state | | CPNC | 0 | no change | no change | no change | no change | 0 | | CPNERR | 1 | actual state | actual state | actual state | actual state | actual state | | CPNS | 0 | actual state | actual state | actual state | actual state | actual state | | CTS | 0 | 0 | actual state | 0 | 0 | 0 | | CW | 0 | no change | no change | no change | no change | 0 | | CWE | 0 | no change | no change | no change | no change | 1 | | DMn | 11111111 | no change | no change | no change | no change | no change | | DLC | 0000 | no change | no change | no change | no change | no change | | FSMS | 0 | no change | no change | 0 | no change | 1 | | GPMn | 00000000 | no change | no change | no change | no change | no change | | IDn | 00000000 | no change | no change | no change | no change | no change | | IDE | 0 | no change | no change | no change | no change | no change | | IDS | 01110000 (AQ)<br>01110100<br>(AQ/FD) | no change | no change | no change | no change | no change | | LKnC | 0 | no change | no change | no change | no change | no change | | Mn | 00000000 | no change | no change | no change | no change | no change | | Symbol | Off | Standby | Normal | Sleep | Overtemp | Forced Sleep | |--------|----------------|--------------|--------------|--------------|--------------|--------------| | | (reset values) | • | | - | | | | MC | 100 | 100 | 111 | 001 | don't care | 001 | | NMS | 1 | no change | 0 | no change | no change | no change | | OTW | 0 | no change | no change | no change | no change | 0 | | OTWE | 0 | no change | no change | no change | no change | no change | | OTWS | 0 | actual state | actual state | actual state | actual state | actual state | | PNCOK | 0 | no change | no change | no change | no change | 0 | | PNDM | 1 | no change | no change | no change | no change | no change | | PNFDE | 0 | no change | no change | no change | no change | 0 | | PO | 1 | no change | no change | no change | no change | 0 | | SPIF | 0 | no change | no change | no change | no change | 0 | | SPIFE | 0 | no change | no change | no change | no change | no change | | SYSE | 1 | no change | no change | no change | no change | 0 | | TRXE | 0 | no change | no change | no change | no change | 0 | | VCS | 0 | actual state | actual state | actual state | actual state | actual state | | WPE | 0 | no change | no change | no change | no change | 0 | | WPF | 0 | no change | no change | no change | no change | 0 | | WPFE | 0 | no change | no change | no change | no change | 1 | | WPR | 0 | no change | no change | no change | no change | 0 | | WPRE | 0 | no change | no change | no change | no change | 1 | | WPVS | 0 | no change | no change | no change | no change | no change | # STATIC CHARACTERISTICS $T_j$ = -40°C to 150°C; $V_{BAT}$ = 5.5V to 28V; VCC = 4.5V to 5.5V; VIO = 2.85V to 5.5V; $R_L$ = 60 $\Omega$ ; all voltages are defined with respect to ground; positive currents flow into the IC; unless otherwise specified, typical values are given at $T_A$ =25°C, $V_{BAT}$ = 13V. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------|--------|------------------------------------------------------------------------------------------------------------------------|----------|-----|------|------| | Supply | | • | <u>'</u> | | | | | | | Normal mode; MC = 111 | - | 1 | 1.5 | mA | | | | Normal mode; MC = 111<br>(SIT1145AQ/1) | - | 0.5 | 1.0 | mA | | | | Sleep mode; $MC = 001; CWE = 1;$ $T_{j} = -40^{\circ}C$ $+85^{\circ}C$ | _ | 60 | 75 | 4 | | | | CAN Offline mode;<br>$V_{BAT} = 7V \text{ to } 18V$ $T_{j} = -40 \text{ °C}$ $+125 \text{ °C}$ | _ | 60 | 100 | μА | | battery supply current | Іват | Sleep mode; MC = 001; CWE = CAN Offline mode; $V_{BAT} = 7V \text{ to} 18V$ (SIT1145AQ/1) | 1; | 28 | 50 | μΑ | | | | Standby mode; $T_j = -40^{\circ}\text{C}$<br>$MC = 100$ ; $CWE = 1$ ; $T_j = -40^{\circ}\text{C}$ | _ | 70 | 86 | μА | | | | CAN Offline mode;<br>$V_{BAT} = 7V \text{ to } 18V$ $T_{j} = -40^{\circ}C$ $+125^{\circ}C$ | | 70 | 110 | μΑ | | | | Standby mode; MC =100; CWE= CAN Offline mode; $V_{BAT} = 7V \text{ to } 18V$ (SIT1145AQ/1) | : 1; | 36 | 60 | μΑ | | | | additional current in CAN Offlin<br>Bias mode; | ne - | 46 | 63 | μΑ | | | | additional current in CAN Offlin<br>Bias mode; (SIT1145AQ/1) | ne - | 70 | 100 | μΑ | | | | Standby or Sleep mode;<br>additional current in CAN Offlin<br>Bias mode with active partial<br>networking decoder; (1) | ne - | 0.4 | 0.65 | mA | | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------| | | | Standby or Sleep mode; additional current in CAN Offline Bias mode with active partial networking decoder; (1) (SIT1145AQ/1) | - | 0.40 | 0.60 | mA | | | | additional current from WAKE input; WPRE = WPFE = 1; | - | 2 | 3 | μΑ | | Power-on detection | | V <sub>BAT</sub> rising | 4.4 | - | 4.9 | V | | threshold voltage on BAT pin | $V_{\text{th(det)pon}}$ | V <sub>BAT</sub> rising<br>(SIT1145AQ/1) | 4.0 | - | 4.5 | V | | Power-off detection | | V <sub>BAT</sub> falling | 4.2 | - | 4.7 | V | | threshold voltage on BAT pin | $V_{\text{th(det)poff}}$ | V <sub>BAT</sub> falling<br>(SIT1145AQ/1) | 2.8 | - | 3.3 | V | | CAN undervoltage<br>recovery voltage on BAT<br>pin | V <sub>uvr(CAN)</sub> | V <sub>BAT</sub> rising | 4.5 | - | 5 | V | | any to the | Vuvd(CAN) | V <sub>BAT</sub> falling | 4.3 | - | 4.8 | V | | CAN undervoltage voltage on BAT pin | | V <sub>BAT</sub> falling<br>(SIT1145AQ/1) | 4.0 | - | 4.5 | V | | a l vaa | | CAN Active mode;<br>CAN recessive; $V_{TXD} = V_{IO}$ | - | 3 | 6 | mA | | Supply current on VCC pin | $ m I_{CC}$ | CAN Active mode;<br>CAN recessive; $V_{TXD} = V_{IO}$<br>(SIT1145AQ/1) | - | 5.2 | 10 | mA | | | | CAN Active mode;<br>CAN dominant; V <sub>TXD</sub> = 0V | - | 45 | 65 | mA | | | | Standby/Normal mode; CAN inactive; | - | 4.7 | 8.5 | μΑ | | Supply current on VCC | Icc | Standby/Normal mode; CAN inactive; (SIT1145AQ/1) | - | 0.4 | 8.5 | μΑ | | pin | | Sleep mode; CAN inactive; | - | 3.8 | 7 | μΑ | | | | Sleep mode; CAN inactive;<br>(SIT1145AQ/1) | - | 0.3 | 7 | μΑ | | | | Short circuit on bus lines; CAN dominant; $V_{TXD} = 0V$ ; $-3V < (V_{CANH} = V_{CANL}) < +18V$ | - | 55 | 110 | mA | | Undervoltage detection voltage on pin VCC | Vuxd(VCC) | - | 4.0 | - | 4.5 | V | | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------------------|-----------------------------|------------------------------------------------------|----------------------|-----|---------------------|------| | | | Standby/Normal mode; | - | 7.1 | 11 | μΑ | | Supply current on pin | Iıo | Standby/Normal mode;<br>(SIT1145AQ/1) | - | 0.3 | 11 | μΑ | | VIO | | Sleep mode | - | 5 | 8 | μΑ | | | | Sleep mode; (SIT1145AQ/1) | - | 0.2 | 8 | μΑ | | Undervoltage detection | <b>3</b> 7 | V <sub>BAT</sub> >4.5V | 2.5 | - | 2.85 | V | | voltage on pin VIO | $V_{uvd({\rm VIO})}$ | V <sub>BAT</sub> >4.5V; (SIT1145AQ/1) | 2.3 | - | 2.8 | V | | Pin TXD | • | | • | | • | | | Switching threshold voltage | $V_{\text{th}(sw)}$ | VIO = 2.97V to 5.5V | 0.25V <sub>IO</sub> | - | 0.75V <sub>IO</sub> | V | | Switching threshold voltage hysteresis | V <sub>th(sw)hys</sub> | VIO = 2.97V to 5.5V | 0.05V <sub>IO</sub> | - | - | V | | Pull-up resistance | R <sub>pu</sub> | | 40 | 60 | 80 | kΩ | | Pin RXD | • | | • | | | | | HIGH-level output<br>voltage | $ m V_{OH}$ | $I_{OH} = -4mA$ | V <sub>IO</sub> -0.4 | - | - | V | | LOW-level output voltage | $V_{OL}$ | I <sub>OL</sub> =4mA | - | - | 0.4 | V | | Pull-up resistance | R <sub>pu</sub> | CAN Offline mode | 40 | 60 | 80 | kΩ | | Pins SDI, SCK, SCSN | • | | • | | • | | | Switching threshold voltage | $V_{\text{th}(sw)}$ | VIO = 2.97V to 5.5V | 0.25V <sub>IO</sub> | - | 0.75V <sub>IO</sub> | V | | Switching threshold voltage hysteresis | $V_{\text{th(sw)hys}}$ | VIO = 2.97V to 5.5V | 0.05V <sub>IO</sub> | - | - | V | | Pull-down resistance on pin SCK | $R_{\text{pd}(\text{SCK})}$ | | 40 | 60 | 80 | kΩ | | Pull-up resistance on pin SCK | R <sub>pu(SCSN)</sub> | | 40 | 60 | 80 | kΩ | | Pull-down resistance on pin SDI | $R_{pd(SDI)} \\$ | $V_{SDI} < V_{th(sw)}$ | 40 | 60 | 80 | kΩ | | Pull-up resistance on pin<br>SDI | $R_{pu(\mathrm{SDI})}$ | $V_{SDI}\!>V_{th(sw)}$ | 40 | 60 | 80 | kΩ | | Pin SDO | | | | | | _ | | HIGH-level output voltage | Vон | $I_{OH} = -4mA$ | V <sub>IO</sub> -0.4 | - | - | V | | LOW-level output voltage | Vol | $I_{OL} = 4mA$ | - | - | 0.4 | V | | Off-state output leakage current | Ilo(off) | $V_{SCSN} = V_{IO};$ $V_{O} = 0V \text{ to } V_{IO}$ | -5 | - | +5 | μΑ | | Output voltage Pull-down resistance Pin WAKE Rising switching | Vo<br>R <sub>pd</sub> | I <sub>INH</sub> = -180μA<br>Sleep mode | V <sub>BAT</sub> -0.8 | - | | | |---------------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------|-----------------------|-----|-----------|-----| | Pull-down resistance Pin WAKE Rising switching | | · | V <sub>BAT</sub> -0.8 | _ | | | | Pin WAKE Rising switching | R <sub>pd</sub> | Sleep mode | | | $V_{BAT}$ | V | | Rising switching | | | 2 | 4 | 6 | ΜΩ | | - | | | | | | | | | T 7 | | 2.0 | - | 4.2 | V | | threshold voltage | $V_{\text{th(sw)r}}$ | SIT1145AQ/1 | 2.8 | - | 4.1 | V | | falling switching | | | 1.8 | - | 3.9 | V | | threshold voltage | $V_{\text{th}(sw)f}$ | SIT1145AQ/1 | 2.4 | - | 3.75 | V | | | | | 200 | - | 800 | V | | Input hysteresis voltage | $V_{hys(i)} \\$ | SIT1145AQ/1 | 250 | - | 800 | V | | Input current | Ii | $T_j = -40$ °C to $+85$ °C | - | - | 1.5 | μΑ | | Temperature protection | | <u> </u> | | | <u> </u> | | | Overtemperature | | | 155 | 165 | 175 | °C | | protection activation | $T_{th(act)otp} \\$ | GYT1145 A Q /1 | 1.60 | 150 | 100 | 0.5 | | threshold temperature | | SIT1145AQ/1 | 160 | 170 | 180 | °C | | Overtemperature | | | 127 | 137 | 147 | °C | | protection release | T <sub>th(rel)otp</sub> | SIT1145AQ/1 | 130 | 140 | 150 | °C | | threshold temperature | | | | | | | | Overtemperature | T | | 127 | 137 | 147 | °C | | protection warning threshold temperature | T <sub>th(warn)otp</sub> | SIT1145AQ/1 | 128 | 140 | 152 | °C | | Pins CANH and CANL | | | | | | | | | | CAN Active mode; | | | | | | Dominant output voltage | $V_{\text{OH(D)}}$ | $V_{TXD} = 0V; t < t_{to(dom)TXD};$ | 2.75 | 3.5 | 4.5 | V | | on pin CANH | | $R_L = 50\Omega$ to $65\Omega$ | | | | | | Recessive output voltage | | CAN Active mode; | | | | | | on pin CANL | $V_{OL(D)} \\$ | $V_{TXD} = 0V; t < t_{to(dom)TXD}$ | 0.5 | 1.5 | 2.25 | V | | on pin of it the | | $R_L = 50\Omega$ to $65\Omega$ | | | | | | Transmitter dominant voltage symmetry | $V_{\text{dom}(TX)\text{sym}}$ | $V_{dom(TX)sym} = V_{CC} - V_{CANH} - V_{CANL};$ $V_{CC} = 5V$ | -400 | ı | 400 | mV | | Transmitter voltage | V <sub>TXsym</sub> | $V_{TXsym} = V_{CANH} + V_{CANL};$ (1)<br>VCC = 4.75V to 5.25V | 0.9V <sub>CC</sub> | _ | 1.1Vcc | V | | symmetry | . глауш | $C_{SPLIT} = 4.7 \text{nF};$<br>$f_{TXD} = 250 \text{kHz}, 1 \text{MHz or } 2.5 \text{MHz}$ (2) | | | | | | Differential output | Vo(Diff) | CAN Active mode (dominant); $V_{TXD} = 0V; t < t_{to(dom)TXD};$ | | | | | | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------|------|--------------------|------|------| | | | $R_L$ = 45 $\Omega$ to $70\Omega$ | 1.5 | - | 3 | V | | | | RL= $50\Omega$ to $65\Omega$<br>(SIT1145AQ/1) | 1.5 | - | 3 | V | | | | RL= $45\Omega$ to $70\Omega$<br>(SIT1145AQ/1) | 1.4 | | 3.3 | V | | | | $R_L = 2240\Omega$ | 1.5 | - | 5 | V | | | | Recessive; R <sub>L</sub> = no load | | | | | | | | CAN Active/Listen-only/Offline<br>Bias mode; $V_{TXD} = V_{IO}$ | -500 | - | 50 | mV | | | | CAN Offline mode | -0.2 | - | 0.2 | V | | | | CAN Active mode; $V_{TXD}\!=\!V_{IO};R_L\!=\!no\;load$ | 2 | 0.5V <sub>CC</sub> | 3 | V | | Recessive output voltage | V <sub>O(Ree)</sub> | CAN Offline mode;<br>$R_L = \text{no load}$ | -0.1 | - | +0.1 | V | | | | CAN Offline Bias/<br>Listen-only mode; $R_L = \text{no load; } V_{CC} = 0V$ | 2 | 2.5 | 3 | V | | | Io(se)dom | CAN Active mode; $V_{TXD} = 0V$ ; $V_{CC} = 5V$ | | | | | | Dominant short-circuit output current | | Pin CANH;<br>$V_{CANH} = -15V \text{ to } +27V$ | -100 | - | - | mA | | | | Pin CANL;<br>V <sub>CANL</sub> = -15V to +27V | - | - | +100 | mA | | Recessive short-circuit output current | I <sub>O(sc)rec</sub> | $V_{CANH} = V_{CANL} = -27V$ to 32V; $V_{TXD} = V_{IO}$ | -5 | - | 5 | mA | | Bus receiver static charac | eteristics | | | | | | | Differential receiver threshold voltage | $V_{\text{th}(RX)\text{dif}}$ | $-12V \le V_{CANL} \le +12V$ $-12V \le V_{CANH} \le +12V$ | | | | | | Differential receiver | ** | CAN Active/Listen-only modes | 0.5 | 0.7 | 0.9 | V | | threshold voltage | $V_{\text{th(RX)}}$ dif | CAN Offline mode | 0.4 | 0.7 | 1.15 | V | | Differential receiver hysteresis voltage | V <sub>hys(RX)dif</sub> | CAN Active/Listen-only modes; $-12V \le V_{CANL} \le +12V;$ $-12V \le V_{CANH} \le +12V$ | 1 | 30 | 60 | mV | | Differential receiver hysteresis voltage | $V_{\rm hys(RX)dif}$ | CAN Active/Listen-only modes; $-12V \le V_{CANL} \le +12V;$ $-12V \le V_{CANH} \le +12V$ (SIT1145AQ/1) | | 50 | | mV | | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|--------------------------|-------------------------------------------|--------|-------|---------|-----------| | | | $-12V \le V_{CANL} \le +12V;$ | | ĺ | ĺ | | | Receiver recessive | | $-12V \le V_{CANH} \le +12V$ | | | | | | voltage | $V_{\text{rec}(RX)}$ | CAN Active/Listen-only modes | -4 (1) | - | 0.5 | V | | | | CAN Offline mode | -4 (1) | - | 0.4 | V | | | | $-12V \le V_{CANL} \le +12V;$ | | | | | | Receiver dominant | | $-12V \le V_{CANH} \le +12V$ | | | | | | voltage | $V_{\text{dom}(RX)}$ | CAN Active/Listen-only modes | 0.9 | - | 9.0 (1) | V | | | | CAN Offline mode | 1.15 | - | 9.0 (1) | V | | | | $V_{CC} = V_{BAT} = 0V;$ | | | 10 | | | T 1 | $I_L$ | or $V_{CC} = V_{BAT} =$ shorted to ground | 10 | - | | | | Leakage current | | via 47 kΩ; | -10 | | | μΑ | | | | $V_{CANH} = V_{CANL} = 5V$ | | | | | | T | D | $-2V \le CANH \le 7V;$ | 0 | 15 28 | 20 | 1.0 | | Input resistance | $R_{\rm i}$ | $-2V \le CANL \le 7V$ | 9 | 15 | 28 | kΩ | | | | $-2V \le CANH \le 7V;$ | | | | | | Input resistance | $R_{\rm i}$ | $-2V \le CANL \le 7V;$ | 25 | 40 | 50 | kΩ | | | | (SIT1145AQ/1) | | | | | | Differential input | D | $-2V \le CANH \le 7V;$ | 10 | 20 | 50 | 1.0 | | resistance | $R_{i(diff)}$ | $-2V \le CANL \le 7V$ | 19 | 30 | 52 | kΩ | | D:00 4: 1: | | $-2V \le CANH \le 7V;$ | | | | | | Differential input | $R_{i\left(diff\right)}$ | $-2V \le CANL \le 7V;$ | 50 | 80 | 100 | $k\Omega$ | | resistance | | SIT1145AQ/1 | | | | | | T a sa ta | ∧ D | $0V \le CANH \le 5V;$ | 1 | | | 0/ | | Input resistance deviation | $\triangle R_i$ | $0V \le CANL \le 5V$ | -1 | - | +1 | % | | Common-mode input | C | (1) | | _ | 40 | ωE | | capacitance | C <sub>i(cm)</sub> | (-) | - | | 40 | pF | | Differential input capacitance | C <sub>ID</sub> | (1) | - | - | 20 | pF | <sup>(1)</sup> Not tested in production; guaranteed by design; <sup>(2)</sup> The test circuit used to measure the bus output voltage symmetry (which includes $C_{SPLIT}$ ) is shown in Fig 15. ### **DYNAMIC CHARACTERISTICS** $T_j$ = -40°C to 150°C; $V_{BAT}$ = 5.5V to 28V; VCC = 4.5V to 5.5V; VIO = 2.85V to 5.5V; $R_L$ = 60 $\Omega$ ; all voltages are defined with respect to ground; positive currents flow into the IC; unless otherwise specified, typical values are given at $T_A$ =25°C, $V_{BAT}$ = 13V. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------|-------------|-----|-----|------| | Voltage source; pins BAT, | VCC, VIO | | | | | | | Start-up time | t <sub>startup</sub> | From $V_{BAT}$ exceeding the power-on detection threshold until INH active | - | 2.8 | 4.7 | ms | | Undervoltage detection delay time | t <sub>d(uvd)</sub> | | 6 | | 54 | μs | | Delay time from undervoltage detection to sleep mode | t <sub>d(uvd-sleep)</sub> | From undervoltage detection<br>on VCC and/or VIO until<br>SIT1145AQ forced to Sleep<br>mode | 180 | 1 | 440 | ms | | Serial peripheral interface | timing; pins SC | SN, SCK, SDI and SDO; see Fig | <u>g 13</u> | | | | | | | Normal/Standby mode | 250 | - | - | ns | | Clock cycle time | $t_{cy(clk)}$ | Sleep mode | 1 | - | - | μs | | | | Sleep mode; (SIT1145AQ/1) | 250 | - | - | ns | | | | Normal/Standby modes | 50 | 1 | - | ns | | SPI enable lead time | tspilead | Sleep mode | 200 | - | - | ns | | | | Sleep mode; (SIT1145AQ/1) | 50 | - | - | ns | | | | Normal/Standby modes | 50 | - | - | ns | | SPI enable lag time | tspilag | Sleep mode | 200 | - | - | ns | | | | Sleep mode; (SIT1145AQ/1) | 50 | 1 | - | ns | | | | Normal/Standby modes | 100 | - | - | ns | | Clock HIGH time | $t_{\mathrm{clk}(\mathrm{H})}$ | Sleep mode | 475 | - | - | ns | | | | Sleep mode; (SIT1145AQ/1) | 100 | - | - | ns | | | | Normal/Standby modes | 100 | - | - | ns | | Clock LOW time | t <sub>clk(L)</sub> | Sleep mode | 475 | - | - | ns | | | | Sleep mode; (SIT1145AQ/1) | 100 | - | - | ns | | | | Normal/Standby modes | 50 | - | - | ns | | Data input set-up time | t <sub>su(D)</sub> | Sleep mode | 200 | - | - | ns | | | | Sleep mode; (SIT1145AQ/1) | 50 | - | - | ns | | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------------------|----------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------| | | t <sub>h(D)</sub> | Normal/Standby modes | 50 | - | - | ns | | Data input hold time | | Sleep mode | 200 | - | - | ns | | | | Sleep mode; (SIT1145AQ/1) | 50 | - | - | ns | | | | Normal/Standby mode;<br>Pin SDO; $C_L = 20pF$ | - | - | 50 | ns | | Data output valid time | $t_{v(Q)}$ | Sleep mode;<br>Pin SDO; C <sub>L</sub> = 20pF | - | - | 200 | ns | | | | Sleep mode; Pin SDO; C <sub>L</sub> = 20pF; (SIT1145AQ/1) | - | - | 50 | ns | | SDI to SDO delay time | t <sub>d</sub> (SDI-SDO) | SPI address bits and read-only bit; $C_L = 20pF$ | - | - | 50 | ns | | Chip select pulse width<br>HIGH | | Pin SCSN; Normal/Standby modes | 250 | - | - | ns | | | twh(s) | Pin SCSN;<br>Sleep mode | 1 | - | - | μs | | | | Pin SCSN;<br>Sleep mode; (SIT1145AQ/1) | 2 | - | - | μs | | Delay time from SCK<br>LOW to SCSN LOW | td(SCKL-SCSNL) | | 50 | - | - | ns | | CAN transceiver timing: p | ins CANH, CAN | L, TXD and RXD | | | | | | Delay time from TXD to | | <u>Fig 11, Fig 14</u> | - | 80 | - | ns | | bus dominant | $t_{d(TXD ext{-}busdom)}$ | Fig 11, Fig 14<br>(SIT1145AQ/1) | - | - | 80 | ns | | Delay time from TXD to | | <u>Fig 11, Fig 14</u> | - | 90 | - | ns | | bus recessive | td(TXD-busrec) | Fig 11, Fig 14<br>(SIT1145AQ/1) | - | - | 80 | ns | | D.1. (* C. 1 | | <u>Fig 11, Fig 14</u> | - | 40 | - | ns | | Delay time from bus<br>dominant to RXD | $t_{d(busdom\text{-RXD})}$ | Fig 11, Fig 14<br>(SIT1145AQ/1) | - | - | 110 | ns | | D.1. (1. 0. 1. | | <u>Fig 11, Fig 14</u> | - | 40 | - | ns | | Delay time from bus recessive to RXD | td(busrec-RXD) | Fig 11, Fig 14<br>(SIT1145AQ/1) | - | - | 110 | ns | | D1 / 0 777 | | t <sub>bit(TXD)</sub> = 200ns<br><u>Fig 12</u> , <u>Fig 14</u> | - | - | 255 | ns | | Delay time from TXD LOW to RXD LOW | t <sub>d</sub> (TXDL-RXDL) | t <sub>bit(TXD)</sub> = 200ns<br><u>Fig 12</u> , <u>Fig 14</u><br>(SIT1145AQ/1) | - | - | 190 | ns | | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------------|------------------------------|-----------------------------------------------------------------------------------------|------|-----|------|------| | | | t <sub>bit(TXD)</sub> = 200ns<br>Fig 12, Fig 14 | - | - | 255 | ns | | Delay time from TXD HIGH to HIGH LOW | td(TXDH-RXDH) | t <sub>bit(TXD)</sub> = 200ns<br><u>Fig 12, Fig 14</u><br>(SIT1145AQ/1) | - | - | 190 | ns | | Transmitted recessive bit | | t <sub>bit(TXD)</sub> = 500ns<br><u>Fig 12, Fig 14</u> | 435 | - | 530 | ns | | width | tbit(bus) | t <sub>bit(TXD)</sub> = 200ns<br><u>Fig 12, Fig 14</u> | 155 | - | 210 | ns | | | , | $t_{\rm bit(TXD)} = 500 \rm ns$ | 400 | - | 550 | ns | | Bit time on pin RXD | tbit(RXD) | $t_{bit(TXD)} = 200ns$ | 120 | - | 220 | ns | | D : .: . | <u> </u> | $t_{bit(TXD)} = 500ns$ | -65 | - | +40 | ns | | Receiver timing symmetry | $\triangle t_{ m rec}$ | $t_{bit(TXD)} = 200ns$ | -45 | - | +15 | ns | | Bus dominant wake-up<br>time | twake(busdom) | First pulse (after first recessive) for wake-up on pins CANH and CANL; CAN Offline mode | 0.5 | - | 1.8 | μs | | | | Second pulse for wake-up on pins CANH and CANL | 0.5 | - | 1.8 | μs | | Bus recessive wake-up time | $t_{wake(busrec)}$ | First pulse for wake-up on pins CANH and CANL; CAN Offline mode | 0.5 | - | 1.8 | μs | | Bus recessive wake-up time | twake(busrec) | Second pulse (after first<br>dominant) for wake-up on<br>pins CANH and CANL | 0.5 | - | 1.8 | μs | | Bus wake-up time-out time | $t_{ m to(wake)}$ bus | Between first and second<br>dominant pulses; CAN Offline<br>mode | 0.8 | - | 10 | ms | | TXD dominant time-out time | $t_{to(dom)TXD}$ | CAN Active mode;<br>V <sub>TXD</sub> =0V | 2.4 | - | 3.6 | ms | | Bus silence time-out time | t <sub>to(silence)</sub> | Recessive time measurement started in all CAN modes | 0.95 | - | 1.17 | S | | Delay time from bus active to bias | t <sub>d</sub> (busact-bias) | | - | - | 200 | μs | | CAN start-up time | t <sub>startup(CAN)</sub> | When switching to Active mode (CTS = 1) | - | - | 220 | μs | | CAN partial networking | | | | | | | | Number of idle bits | $N_{bit(idle)}$ | Before a new SOF is accepted; (1) CFDC = 1 | 6 | - | 10 | - | | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | | | |--------------------------------------------------------------------------|--------------------|---------------------------------------------------------|-----|-----|------|------|--|--|--| | Dominant bit filter time | tfltr(bit)dom | Arbitration data rate ≤ 500<br>kbit/s; (1) CFDC = 1 (2) | 5 | - | 17.5 | % | | | | | Pin RXD: interrupt/wake-up event timing (valid in CAN Offline mode only) | | | | | | | | | | | Event capture delay time | td(event) | CAN Offline mode | 0.9 | - | 1.1 | ms | | | | | Blanking time | t <sub>blank</sub> | When switching from Offline to Active/Listen-only mode | - | - | 25 | μs | | | | | Pin WAKE | | | | | | | | | | | Wake-up time | twake | | 50 | - | - | μs | | | | | Pin INH | | | | | | | | | | | Delay time from bus wake-<br>up to INH HIGH | td(buswake-INHH) | | - | - | 100 | μs | | | | <sup>(1)</sup> Not tested in production; guaranteed by design. <sup>(2)</sup> Up to 2Mbit/s data speed. ### TIMING WAVEFORM Fig 11 CAN transceiver timing diagram Fig 12 CAN FD timing definitions according to ISO 11898-2:2024 - (1) The SDI to SDO delay time is valid for SPI address bits and the read-only bit. - (2) The data output valid time is valid for the SPI data bits Fig 13 SPI timing diagram ### TEST INFORMATION Fig 14 Timing test circuit for CAN transceiver Fig 15 Test circuit for measuring transceiver driver symmetry ### TYPICAL APPLICATION Fig 16 Typical application of the SIT1145AQ # **SOP14 DIMENSIONS** #### **PACKAGE SIZE** | SYMBOL | MILLIMETER | | | | |--------|------------|------|-------|--| | SYMBOL | MIN | NOM | MAX | | | A | - | - | 1.75 | | | A1 | 0.05 | - | 0.225 | | | A2 | 1.30 | 1.40 | 1.50 | | | A3 | 0.60 | 0.65 | 0.70 | | | b | 0.39 | - | 0.47 | | | b1 | 0.38 | 0.41 | 0.44 | | | c | 0.20 | - | 0.24 | | | c1 | 0.19 | 0.20 | 0.21 | | | D | 8.55 | 8.65 | 8.75 | | | Е | 5.80 | 6.00 | 6.20 | | | E1 | 3.80 3.90 | | 4.00 | | | e | 1.27BSC | | | | | h | 0.25 | _ | 0.50 | | | L | 0.50 | _ | 0.80 | | | L1 | 1.05REF | | | | | θ | 0 - 8° | | 8° | | LAND PATTERN EXAMPLE (Unit: mm) # **DFN4.5×3-14 DIMENSIONS** #### **PACKAGE SIZE** | CMADOI | MILLIMETER | | | | |--------|------------|------|------|--| | SYMBOL | MIN | NOM | MAX | | | A | 0.80 | 0.85 | 0.90 | | | A1 | 0 | 0.02 | 0.05 | | | ь | 0.25 | 0.30 | 0.35 | | | b1 | 0.21REF | | | | | С | 0.203REF | | | | | D | 4.40 | 4.50 | 4.60 | | | D2 | 4.10 | 4.20 | 4.30 | | | e | 0.65BSC | | | | | Nd | 3.90BSC | | | | | Е | 2.90 | 3.00 | 3.10 | | | E2 | 1.50 | 1.60 | 1.70 | | | L | 0.35 | 0.40 | 0.45 | | | h | 0.20 | 0.25 | 0.30 | | | K | 0.30REF | | | | TOP VIEW LAND PATTERN EXAMPLE (Unit: mm) ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the | |----|-----------------------------------------| | | component width | | DO | Dimension designed to accommodate the | | В0 | component length | | K0 | Dimension designed to accommodate the | | | component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | K<sub>0</sub> PIN1 is in quadrant 1 | Package | Reel diameter | Tape width | A0 | В0 | K0 | P1 | W | |---------|---------------|------------|-----------------------|-----------------------|----------|----------|------------| | type | A (mm) | W1 (mm) | (mm) | (mm) | (mm) | (mm) | (mm) | | SOP14 | 330±1 | 12.4 | $6.50^{+0.20}_{-0.1}$ | $9.30^{+0.20}_{-0.1}$ | 2.0±0.10 | 8.00±0.1 | 16.00±0.10 | | DFN14 | 329±1 | 12.4 | 3.75±0.1 | 4.25±0.1 | 1.00±0.1 | 8.00±0.1 | 12.00±0.3 | www.sitcores.com # ORDERING INFORMATION | TYPE NUMBER | PACKAGE | MSL | PACKING | |------------------|------------------|------|---------------| | SIT1145AQT | SOP14 | MSL3 | Tape and reel | | SIT1145AQT/FD | SOP14 | MSL3 | Tape and reel | | SIT1145AQTK | DFN4.5×3-14 | MSL3 | Tape and reel | | SIT1145AQTK/FD | DFN4.5×3-14 | MSL3 | Tape and reel | | SIT1145AQT/1 | SOP14 | MSL3 | Tape and reel | | SIT1145AQT/1/FD | SOP14 | MSL3 | Tape and reel | | SIT1145AQTK/1 | DFN4.5×3-14 MSL3 | | Tape and reel | | SIT1145AQTK/1/FD | DFN4.5×3-14 | MSL3 | Tape and reel | SOP14 is packed with 2500 pieces/disc in braided packaging. Leadless DFN4.5×3-14 is packed with 3000 pieces/disc in braided packing. ### **REFLOW SOLDERING** | Parameter | Lead-free soldering conditions | | |----------------------------------------------------------|--------------------------------|--| | Ave ramp up rate $(T_L \text{ to } T_P)$ | 3 °C/second max | | | Preheat time ts | 60-120 seconds | | | (T <sub>smin</sub> =150 °C to T <sub>smax</sub> =200 °C) | 00-120 seconds | | | Melting time $t_L$ ) $T_L$ =217 °C) | 60-150 seconds | | | Peak temp T <sub>P</sub> | 260-265 °C | | | 5°C below peak temperature t <sub>P</sub> | 30 seconds | | | Ave cooling rate (T <sub>P</sub> to T <sub>L</sub> ) | 6 °C/second max | | | Normal temperature 25°C to peak temperature TP | 8 minutes max | | | time | | | #### **Important statement** SIT reserves the right to change the above-mentioned information without prior notice. # **VERSION HISTORY** | Version number | Data sheet status | Revision Date | |----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | V1.0 | Initial version. | October 2022 | | V1.1 | $\label{eq:condition} \begin{array}{l} \mbox{Updated Fig 7;} \\ \mbox{Updated the range of $V_{th(det)poff}$;} \\ \mbox{Updated the parameters of $V_{th(det)pon}$, $V_{th(det)poff}$, $V_{uvr(CAN)}$, $V_{O(diff)}$, $I_{CC}$, $R_{pd}$, $V_{th(sw)r}$, $V_{th(sw)f}$, $T_{th(act)otp}$, $I_{L}$, $t_{d(TXD\text{-busrec})}$, $t_{d(busdom\text{-RXD})}$, $t_{to(dom)TXD}$;} \\ \mbox{Updated the test condition of $V_{OL}$.} \end{array}$ | May 2023 | | V1.2 | $\label{eq:Updated} \begin{array}{l} \mbox{Updated $I_{BAT}$, $I_{CC}$, $I_{IO}$ test temperature range;} \\ \mbox{Updated $I_{BAT}$ parameters;} \\ \mbox{Adjusted format.} \end{array}$ | July 2023 | | V1.3 | Added "AEC-Q100 qualified". | November 2023 | | V1.4 | Added the power consumption of $I_{BAT}$ from -40°C to 85°C in Standby and Sleep modes; Added "LAND PATTERN EXAMPLE". | April 2024 | | V1.5 | Added relevant information for SIT1145AQ/1; Updated ISO11898 version; Added Fig 4 note; Updated Fig 6; Added description for Table 13; Updated ordering information, added MSL level. | July 2025 |